English
Language : 

IS66WVC2M16ALL Datasheet, PDF (58/67 Pages) Integrated Silicon Solution, Inc – Mixed Mode supports asynchronous write and synchronous read operation
IS66WVC2M16ALL
Figure 43: Burst WRITE interrupted by Burst READ – Fixed Latency Mode
CLK
Address
DQ0-
DQ15
ADV#
CE#
VALID
ADDRESS
tSP
tAVH
tSP tHD
tCSP
WRITE burst interrupted with new READ
VALID
ADDRESS
VALID
INPUT
tACLK tKOH
VALID VALID VALID VALID
OUTPUT OUTPUT OUTPUT OUTPUT
tCEM (Note 3)
UB#/LB#
WE#
tSP tHD
OE#
WAIT
tCEW
HiZ
tKHTL
tOLZ
tBOE
tOHZ
tHZ
Notes:
1. Non-default BCR settings for burst WRITE interrupted by burst READ in fixed latency mode:
fixed latency; latency code 2 (3 clocks); WAIT active LOW; WAIT asserted during delay.
2. Burst interrupt shown on first allowable clock (such as after first data word written).
3. CE# can stay LOW between burst operations, but CE# must not remain LOW longer than tCEM.
Rev.A | June 2011
www.issi.com – SRAM@issi.com
58