English
Language : 

MC9S08QG8_09 Datasheet, PDF (72/314 Pages) Freescale Semiconductor, Inc – HCS08 Microcontrollers
Chapter 5 Resets, Interrupts, and General System Control
5.8.4 System Options Register 1 (SOPT1)
This high page register is a write-once register so only the first write after reset is honored. It can be read
at any time. Any subsequent attempt to write to SOPT1 (intentionally or unintentionally) is ignored to
avoid accidental changes to these sensitive settings. SOPT1 must be written during the user reset
initialization program to set the desired controls even if the desired settings are the same as the reset
settings.
1
7
6
5
4
3
2
1
0
R
COPE
W
COPT
STOPE
0
0
BKGDPE
RSTPE
Reset:
1
1
0
1
0
0
1
u(2)
POR:
1
1
0
1
0
0
1
0
LVD:
1
1
0
1
0
0
1
0
= Unimplemented or Reserved
Figure 5-5. System Options Register 1 (SOPT1)
1 Bit 4 is reserved; writes will change the value but will have no effect on this MCU.
2 u = unaffected
Table 5-6. SOPT1 Register Field Descriptions
Field
Description
7
COPE
6
COPT
5
STOPE
1
BKGDPE
0
RSTPE
COP Watchdog Enable — This write-once bit selects whether the COP watchdog is enabled.
0 COP watchdog timer disabled.
1 COP watchdog timer enabled (force reset on timeout).
COP Watchdog Timeout — This write-once bit selects the timeout period of the COP. COPT along with
COPCLKS in SOPT2 defines the COP timeout period.
0 Short timeout period selected.
1 Long timeout period selected.
Stop Mode Enable — This write-once bit is used to enable stop mode. If stop mode is disabled and a user
program attempts to execute a STOP instruction, an illegal opcode reset is forced.
0 Stop mode disabled.
1 Stop mode enabled.
Background Debug Mode Pin Enable — This write-once bit when set enables the PTA4/ACMPO/BKGD/MS
pin to function as BKGD/MS. When clear, the pin functions as one of its output only alternative functions. This
pin defaults to the BKGD/MS function following any MCU reset.
0 PTA4/ACMPO/BKGD/MS pin functions as PTA4 or ACMPO.
1 PTA4/ACMPO/BKGD/MS pin functions as BKGD/MS.
RESET Pin Enable — This write-once bit when set enables the PTA5/IRQ/TCLK/RESET pin to function as
RESET. When clear, the pin functions as one of its input only alternative functions. This pin defaults to its
input-only port function following an MCU POR. When RSTPE is set, an internal pullup device is enabled on
RESET.
0 PTA5/IRQ/TCLK/RESET pin functions as PTA5, IRQ, or TCLK.
1 PTA5/IRQ/TCLK/RESET pin functions as RESET.
MC9S08QG8 and MC9S08QG4 Data Sheet, Rev. 5
70
Freescale Semiconductor