English
Language : 

MC9S08QG8_09 Datasheet, PDF (148/314 Pages) Freescale Semiconductor, Inc – HCS08 Microcontrollers
Internal Clock Source (S08ICSV1)
10.1.4.5 FLL Bypassed External (FBE)
In FLL bypassed external mode, the FLL is enabled and controlled by an external reference clock, but is
bypassed. The ICS supplies a clock derived from the external reference clock. The external reference clock
can be an external crystal/resonator supplied by an OSC controlled by the ICS, or it can be another external
clock source. The BDC clock is supplied from the FLL.
10.1.4.6 FLL Bypassed External Low Power (FBELP)
In FLL bypassed external low power mode, the FLL is disabled and bypassed, and the ICS supplies a clock
derived from the external reference clock. The external reference clock can be an external crystal/resonator
supplied by an OSC controlled by the ICS, or it can be another external clock source. The BDC clock is
not available.
10.1.4.7 Stop (STOP)
In stop mode, the FLL is disabled and the internal or external reference clock can be selected to be enabled
or disabled. The BDC clock is not available. ICS does not provide an MCU clock source.
10.1.5 Block Diagram
This section contains the ICS block diagram.
RANGE
HGO
Optional
External Reference
Clock Source
Block
EREFS
EREFSTEN
IREFSTEN
ERCLKEN
IRCLKEN
CLKS
BDIV
ICSERCLK
ICSIRCLK
Internal
Reference
LP
Clock
/ 2n
n=0-3
IREFS
/ 2n
n=0-7
9
TRIM
RDIV_CLK
DCO
9
Filter
FLL
DCOOUT / 2
RDIV
Internal Clock Source Block
Figure 10-2. Internal Clock Source (ICS) Block Diagram
ICSOUT
ICSLCLK
ICSFFCLK
MC9S08QG8 and MC9S08QG4 Data Sheet, Rev. 5
146
Freescale Semiconductor