English
Language : 

S6J3350 Datasheet, PDF (192/249 Pages) Cypress Semiconductor – 32-bit Microcontroller Spansion® TraveoTM Family
PRELIMINARY
S6J3350 Series
(2) Normal synchronous transfer (SCR:SPI=0) and mark level "L" of serial clock output (SMR:SCINV=1)
(TA: Recommended operating conditions, Vcc3=3.3 V ±0.3V, Vcc5=DVcc=5.0 V ±10% /3.3V ±0.3V,
Vcc53=5.0 V ±10% / 3.3 V ±0.3V, VSS=DVSS=0.0 V, VCC12=1.15V ±0.06V)
Parameter
Symbol
Pin Name
Condition
s
Value
Min
Max
Unit Remarks
Serial clock
cycle time
tSCYC
SCK0, SCK1,
SCK2_1,
SCK3_1, SCK4,
SCK8 to SCK12
8tCLK_LCPnA*1
-
ns
-
SCK ↑ → SOT
delay time
tSHOVI
SCK16 to SCK17
SCK0, SCK1,
SCK2_1,
SCK3_1, SCK4,
SCK8 to SCK12,
SCK16 to SCK17
SOT0, SOT1,
SOT2_1,
SOT3_1, SOT4,
SOT8 to SOT12,
SOT16 to SOT17
8tCLK_COMP
Master
-30
Mode
(CL = 20pF,
IOL=-5mA,
IOH=5mA)
-
ns
+30
ns
Valid SIN → SCK
↓
setup time
SCK ↓ → Valid
SIN
hold time
SCK0, SCK1,
tIVSLI
SCK2_1,
SCK3_1, SCK4,
SCK8 to SCK12,
SCK16 to SCK17
SIN0, SIN1, SIN2_1,
tSLIXI
SIN3_1, SIN4,
SIN8 to SIN12,
SIN16 to SIN17
40
-
ns
0
-
ns
Document Number: 002-10634 Rev.**
Page 192 of 249