English
Language : 

S6J3350 Datasheet, PDF (12/249 Pages) Cypress Semiconductor – 32-bit Microcontroller Spansion® TraveoTM Family
PRELIMINARY
S6J3350 Series
Feature
Embedded
Program/Work Flash
Memory
Internal Power Domain
Power Supply
Low Voltage Detection
Low voltage detection for
RAM retention (RVD)
Resource inter-connect
I/O Ports
A/D Converter
CRC
Description
Embedded Program Flash can be accessed with 0-wait-cycle if CPU frequency is 80MHz or less.
0-wait-cycle: 80MHz or less.
1-wait-cycle: 160MHz or less.
2-wait-cycle: more than 160MHz.
Work Flash can be accessed with 0-wait-cycle if CPU frequency is 12.5MHz or less.
7-wait-cycle: 80MHz or less.
13-wait-cycle: 160MHz or less.
The wait-cycle setting see the TraveoTM Platform hardware manual in details.
The CLK_FCLK maximum frequency should be referred in 9.1.4.3.
Erase suspend is supported. Reading and writing to the other sector are possible when Flash
Erase is suspended.
Serial Flash programing and Parallel Flash programing are supported.
Margin mode is not supported.
PD1: Always ON
PD2: Cortex R5F platform/ additional peripherals
PD4: Backup RAM in Always On domain
PD6: Peripherals in Always On domain
* The chapter of the block diagram explains in detail.
5V, and 3V, 1.2V external power supply is required.
Built in LDO provides internal power supply for Always On region (PD1).
1.2V external power supply control pin is supported.
3V external power supply should be controlled by GPIO.
There are constraints of power on/off sequence.
LVD for external voltage is supported.
LVD for internal voltage is supported.
See 9.1.4.11 and 9.1.4.12 .
RVD for RAM retention is effective during the standby mode only. That is, it is only for the Backup
RAM of 32KB that the function is available.
The output signal of some resources can be inputted to the other resource.
5V general purpose I/O
3V general purpose I/O
Multi input level and multi output drivability
Pull-up, pull-down function is available.
Resource input and output is multiplexed.
+B input is allowed many pins of 3.3V, 5V and 3.3V/5V I/O domain.
12bit resolution, 2 unit
64 channels of analog input for TEQFP208
48 channels of analog input for TEQFP176
35 channel of analog input for TEQFP144
External trigger and timer trigger are available.
The description of the A/D converter function should be referred in the S6J3300 hardware
manual. Though the chapter of I/O port in TraveoTM Platform hardware manual describes another
A/D converter function, do not refer it.
See the TraveoTM Platform hardware manual in detail.
Document Number: 002-10634 Rev.**
Page 12 of 249