English
Language : 

ATMEGA8_08 Datasheet, PDF (130/308 Pages) ATMEL Corporation – 8-bit with 8K Bytes In-System Programmable Flash
and SPIF in SPSR will become set. The user will then have to set MSTR to re-enable SPI Mas-
ter mode.
• Bit 3 – CPOL: Clock Polarity
When this bit is written to one, SCK is high when idle. When CPOL is written to zero, SCK is low
when idle. Refer to Figure 59 and Figure 60 for an example. The CPOL functionality is summa-
rized below:
Table 48. CPOL Functionality
CPOL
Leading Edge
0
Rising
1
Falling
Trailing Edge
Falling
Rising
• Bit 2 – CPHA: Clock Phase
The settings of the clock phase bit (CPHA) determine if data is sampled on the leading (first) or
trailing (last) edge of SCK. Refer to Figure 59 and Figure 60 for an example. The CPHA func-
tionality is summarized below:
Table 49. CPHA Functionality
CPHA
Leading Edge
0
Sample
1
Setup
Trailing Edge
Setup
Sample
• Bits 1, 0 – SPR1, SPR0: SPI Clock Rate Select 1 and 0
These two bits control the SCK rate of the device configured as a Master. SPR1 and SPR0 have
no effect on the Slave. The relationship between SCK and the Oscillator Clock frequency fosc is
shown in the following table:
Table 50. Relationship Between SCK and the Oscillator Frequency
SPI2X
SPR1
SPR0
SCK Frequency
0
0
0
fosc/4
0
0
1
fosc/16
0
1
0
fosc/64
0
1
1
fosc/128
1
0
0
fosc/2
1
0
1
fosc/8
1
1
0
fosc/32
1
1
1
fosc/64
130 ATmega8(L)
2486T–AVR–05/08