English
Language : 

AK4371 Datasheet, PDF (38/62 Pages) Asahi Kasei Microsystems – DAC with built-in PLL & HP-AMP
[AK4371]
■ Power-Up/Down Sequence (EXT mode)
1) DAC → HP-Amp
Power Supply
PDN pin
PMVCM bit
Clock Input
(1)
>150ns
(2) >0s
Don’t care (3)
Don’t care
Don’t care
(10)
Don’t care
PMDAC bit
DAC Internal
State
SDTI pin
DALHL,
DARHR bits
PMHPL,
PMHPR bits
MUTEN bit
PD
Normal Operation
(4) >0s
(5) >2ms
PD
Normal Operation
PD
(4) >0s
(5) >2ms
ATTL7-0
ATTR7-0 bits
HPL/R pin
00H(MUTE)
(6)
FFH(0dB)
(8) GD (9) 1061/fs
(8) (9)
(7)
00H(MUTE)
(6)
FFH(0dB)
00H(MUTE)
(8) (9) (8) (9)
(7)
Figure 29. Power-up/down sequence of DAC and HP-amp (Don’t care: except Hi-Z)
(1) When AVDD and DVDD are supplied separately, AVDD should be powered-up after DVDD rises up to 1.6V or
more. When AVDD and HVDD are supplied separately, AVDD should be powered-up at the same time or earlier
than HVDD. PDN pin should be set to “H” at least 150ns after power is supplied.
(2) PMVCM and PMDAC bits should be changed to “1” after PDN pin goes “H”.
(3) External clocks (MCKI, BICK, LRCK) are needed to operate the DAC. When the PMDAC bit = “0”, these clocks
can be stopped. The headphone-amp can operate without these clocks.
(4) DALHL and DARHR bits should be changed to “1” after PMVCM and PMDAC bit is changed to “1”.
(5) PMHPL, PMHPR and MUTEN bits should be changed to “1” at least 2ms (in case external capacitance at VCOM pin
is 2.2μF) after the DALHL and DARHR bits are changed to “1”
(6) Rise time of the headphone-amp is determined by an external capacitor (C) of the MUTET pin. The rise time up to
VCOM/2 is tr = 70k x C(typ). When C=1μF, tr = 70ms(typ).
(7) Fall time of the headphone-amp is determined by an external capacitor (C) of the MUTET pin. The fall time down to
VCOM/2 is tf = 60k x C(typ). When C=1μF, tf = 60ms(typ).
PMHPL and PMHPR bits should be changed to “0” after HPL and HPR pins go to VSS1. After that, the DALHL and
DARHR bits should be changed to “0”.
(8) Analog output corresponding to the digital input has a group delay (GD) of 22/fs(=499µs@fs=44.1kHz).
(9) The ATS bit sets transition time of digital attenuator. Default value is 1061/fs(=24ms@fs=44.1kHz).
(10) The power supply should be switched off after the headphone-amp is powered down (HPL/R pins become “L”).
When AVDD and DVDD are supplied separately, DVDD should be powered-down at the same time or later than
AVDD. When AVDD and HVDD are supplied separately, AVDD should be powered-down at the same time or later
than HVDD.
MS0596-E-00
- 38 -
2007/04