|
W972GG6JB-18-TR Datasheet, PDF (57/87 Pages) Winbond – 16M 8 BANKS 16 BIT DDR2 SDRAM | |||
|
◁ |
W972GG6JB
CLK
CLK
VDDQ
tIS
tIH
tIS
tIH
VIH(ac)min
VREF to AC
region
VIH(dc)min
nominal
line
VREF(dc)
tangent
line
tangent
line
VIL(dc)max
VIL(ac)max
nominal
line
VSS
ÎTF
VREF to AC
region
ÎTR
Setup Slew Rate tangent line[VIH(ac)min - VREF(dc)]
Rising Signal =
ÎTR
Setup Slew Rate tangent line[VREF(dc) - VIL(ac)max]
Falling Signal =
ÎTF
Figure 21 â Illustration of tangent line for tIS
- 57 -
Publication Release Date: Jul. 28, 2014
Revision: A03
|
▷ |