English
Language : 

S1011 Datasheet, PDF (20/43 Pages) Seiko Instruments Inc – BUILT-IN DELAY CIRCUIT (EXTERNAL DELAY TIME SETTING) VOLTAGE DETECTOR
HIGH-WITHSTAND VOLTAGE BUILT-IN DELAY CIRCUIT (EXTERNAL DELAY TIME SETTING) VOLTAGE DETECTOR
S-1011 Series
Rev.1.2_00
1. 4 S-1011 Series G / Q type
(1) When the power supply voltage (VDD) is the minimum operation voltage or higher, and the SENSE pin voltage
(VSENSE) is the release voltage (+VDET) or higher, the Nch transistor is turned off to output VDD ("H") when the
output is pulled up.
At this time, the input voltage to the comparator is
(RB +
RA
RC ) • VSENSE
+ RB + RC
.
(2) When VSENSE decreases to the detection voltage (−VDET) or lower (point A in Figure 30), the Nch transistor is
turned on. And then VSS ("L") is output from the OUT pin after the elapse of the detection delay time (tRESET).
(3) Even if VSENSE further decreases to the IC's minimum operation voltage or lower, the output from the OUT pin is
stable when VDD is minimum operation voltage or higher.
(4) Even if VSENSE increases, VSS is output when VSENSE is lower than +VDET.
(5) When VSENSE increases to +VDET or higher (point B in Figure 30), the Nch transistor is turned off. And then VDD
is output from the OUT pin after the elapse of the release delay time (tDELAY) when the output is pulled up.
VDD
VDD
VSENSE
VSS
SENSE
RA
+
*1
*1
−
RB
VREF
RC
Delay
circuit
Nch
*1
*1
OUT
R
100 kΩ
*1
+
V
CP
CN
CP
CN
*1. Parasitic diode
Figure 29 Operation of S-1011 Series G / Q Type
(1) (2) (3) (4) (5)
Detection voltage (−VDET)
A
VSENSE
B
Release voltage (+VDET)
Minimum operation voltage
VSS
VDD
Output from OUT pin
VSS
tRESET
tDELAY
Remark The release voltage is set to the same value as the detection voltage, since there is no hysteresis width.
Figure 30 Timing Chart of S-1011 Series G / Q Type
20
Seiko Instruments Inc.