English
Language : 

M32C82_15 Datasheet, PDF (69/84 Pages) Renesas Technology Corp – SINGLE-CHIP 16/32-BIT CMOS MICROCOMPUTER
M32C/82 Group
5. Electrical Characteristics (VCC = 3.3 V)
Switching Characteristics
(VCC = 3.0 to 3.6V, VSS = 0V at Topr = –20 to 85oC, unless otherwise specified)
VCC = 3.3V
Table 5.39 Memory Expansion Mode and Microprocessor Mode (with No Wait State)
Symbol
Parameter
Measurement
condition
Standard
Unit
Min
Max
td(BCLK-AD) Address output delay time
18
ns
th(BCLK-AD) Address output hold time (BCLK standard)
0
ns
th(RD-AD) Address output hold time (RD standard)
0
ns
th(WR-AD) Address output hold time (WR standard)
(Note 1)
ns
td(BCLK-CS) Chip-select signal output delay time
18
ns
th(BCLK-CS) Chip-select signal output hold time (BCLK standard)
0
ns
th(RD-CS) Chip-select signal output hold time (RD standard)
0
ns
th(WR-CS) Chip-select signal output hold time (WR standard)
td(BCLK-ALE) ALE signal output delay time
See Figure 5.1 (Note 1)
ns
18
ns
th(BCLK-ALE) ALE signal output hold time
-2
ns
td(BCLK-RD) RD signal output delay time
18
ns
th(BCLK-RD) RD signal output hold time
-3
ns
td(BCLK-WR) WR signal output delay time
18
ns
td(BCLK-WR) WR signal outpu hold time
0
ns
td(DB-WR) Data output delay time (WR standard)
(Note 1)
ns
th(WR-DB) Data outpu hold time (WR standard)
(Note 1)
ns
tw(WR)
Write pulse width
(Note 1)
ns
NOTES:
1. A value can be obtained from the following expressions according to the BCLK frequency.
10 9
td(DB – WR) =
f(BCLK)
– 20 [ns]
th(WR – DB) =
10 9
– 10 [ns]
f(BCLK) X 2
th(WR – AD) =
10 9
– 10 [ns]
f(BCLK) X 2
th(WR – CS) =
10 9
– 10 [ns]
f(BCLK) X 2
tw(WR) =
10 9
– 15 [ns]
f(BCLK) X 2
Rev.1.20 Jun. 01, 2004 page 67 of 80