English
Language : 

HD404629R Datasheet, PDF (15/157 Pages) Renesas Technology Corp – AS Microcomputer Incorporating a DTMF Generator Circuit
HD404629R Series
$000
Bit 3
IM0
(IM of INT0)
$001
IMTA
(IM of timer A)
$002
IMTC
(IM of timer C)
$003
IMAD
(IM of A/D)
Bit 2
IF0
(IF of INT0)
IFTA
(IF of timer A)
IFTC
(IF of timer C)
IFAD
(IF of A/D)
Bit 1
RSP
(Reset SP bit)
IM1
(IM of INT1)
IMTB
(IM of timer B)
IMTD
(IM of timer D)
Bit 0
IE
(Interrupt
enable flag)
IF1
(IF of INT1)
IFTB
(IF of timer B)
IFTD
(IF of timer D)
Interrupt control bits area
$020
$021
Bit 3
DTON
(Direct transfer
on flag)
RAME
(RAM enable
flag)
$022
$023
IM3
(IM of INT3)
IMS
(IM of serial
interface)
Bit 2
ADSF
(A/D start flag)
Not used
Bit 1
WDON
(Watchdog
on flag)
ICEF
(Input capture
error flag)
IF3
(IF of INT3)
IFS
(IF of serial
interface)
IM2
(IM of INT2)
IM4
(IM of INT4)
Register flag area
Bit 0
LSON
(Low speed
on flag)
ICSF
(Input capture
status flag)
IF2
(IF of INT2)
IF4
(IF of INT4)
IF: Interrupt request flag
IM: Interrupt mask
IE: Interrupt enable flag
SP: Stack pointer
Figure 3 Configuration of Interrupt Control Bits and Register Flag Areas
IE
IM
LSON
IF
ICSF
ICEF
RAME
RSP
WDON
ADSF
DTON
Not used
SEM/SEMD
Allowed
Not executed
Not executed
Allowed
Allowed
Not executed in active mode
Used in subactive mode
Not executed
REM/REMD
Allowed
Allowed
Allowed
Not executed
Inhibited
Allowed
Not executed
TM/TMD
Allowed
Allowed
Inhibited
Inhibited
Allowed
Allowed
Inhibited
Note: WDON is reset by MCU reset or by STOPC enable for stop mode cancellation.
The REM or REMD instuction must not be executed for ADSF during A/D conversion.
DTON is always reset in active mode.
If the TM or TMD instruction is executed for the inhibited bits or non-existing bits,
the value in ST becomes invalid.
Figure 4 Usage Limitations of RAM Bit Manipulation Instructions
13