English
Language : 

PIC18F452-IPT Datasheet, PDF (285/332 Pages) Microchip Technology – High-Performance, Enhanced Flash Microcontrollers with 10-Bit A/D
PIC18FXX2
TABLE 22-16: I2C BUS DATA REQUIREMENTS (SLAVE MODE)
Param.
No.
Symbol
Characteristic
Min
Max Units
Conditions
100
THIGH
Clock high time
100 kHz mode
4.0
—
μs PIC18FXXX must operate at a
minimum of 1.5 MHz
400 kHz mode
0.6
—
μs PIC18FXXX must operate at a
minimum of 10 MHz
SSP Module
1.5 TCY
—
101
TLOW
Clock low time
100 kHz mode
4.7
—
μs PIC18FXXX must operate at a
minimum of 1.5 MHz
400 kHz mode
1.3
—
μs PIC18FXXX must operate at a
minimum of 10 MHz
SSP Module
1.5 TCY
—
102 TR
SDA and SCL rise
time
100 kHz mode
400 kHz mode
—
1000
20 + 0.1 CB 300
ns
ns CB is specified to be from
10 to 400 pF
103 TF
SDA and SCL fall
time
100 kHz mode
400 kHz mode
—
1000
20 + 0.1 CB 300
ns VDD ≥ 4.2V
ns VDD ≥ 4.2V
90
TSU:STA START condition
100 kHz mode
setup time
400 kHz mode
4.7
—
μs Only relevant for Repeated
0.6
—
μs START condition
91
THD:STA START condition hold 100 kHz mode
time
400 kHz mode
4.0
—
μs After this period, the first clock
0.6
—
μs pulse is generated
106
THD:DAT Data input hold time 100 kHz mode
400 kHz mode
0
—
ns
0
0.9
μs
107
TSU:DAT Data input setup time 100 kHz mode
250
—
ns (Note 2)
400 kHz mode
100
—
ns
92
TSU:STO STOP condition
100 kHz mode
setup time
400 kHz mode
4.7
—
μs
0.6
—
μs
109 TAA
Output valid from
clock
100 kHz mode
400 kHz mode
—
3500 ns (Note 1)
—
—
ns
110
TBUF
Bus free time
100 kHz mode
400 kHz mode
4.7
—
μs Time the bus must be free
1.3
—
μs before a new transmission can
start
D102 CB
Bus capacitive loading
—
400 pF
Note 1: As a transmitter, the device must provide this internal minimum delay time to bridge the undefined region (min. 300 ns) of
the falling edge of SCL to avoid unintended generation of START or STOP conditions.
2: A Fast mode I2C bus device can be used in a Standard mode I2C bus system, but the requirement TSU:DAT ≥ 250 ns
must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If
such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line.
TR max. + TSU:DAT = 1000 + 250 = 1250 ns (according to the Standard mode I2C bus specification) before the SCL line is
released.
© 2006 Microchip Technology Inc.
DS39564C-page 283