English
Language : 

HYB25D256800CT Datasheet, PDF (23/94 Pages) Infineon Technologies AG – 256 Mbit Double Data Rate SDRAM
HYB25D256[16/40/80]0C[E/C/F/T](L)
256 Mbit Double-Data-Rate SDRAM
Functional Description
3.2
Mode Register Definition
The Mode Register is used to define the specific mode of operation of the DDR SDRAM. This definition includes
the selection of a burst length, a burst type, a CAS latency, and an operating mode. The Mode Register is
programmed via the Mode Register Set command (with BA0 = 0 and BA1 = 0) and retains the stored information
until it is programmed again or the device loses power (except for bit A8, which is self-clearing).
Mode Register bits A0-A2 specify the burst length, A3 specifies the type of burst (sequential or interleaved), A4-
A6 specify the CAS latency, and A7-A12 specify the operating mode.
The Mode Register must be loaded when all banks are idle, and the controller must wait the specified time before
initiating the subsequent operation. Violating either of these requirements results in unspecified operation.
MR
Mode Register Definition
(BA[1:0] = 00B)
BA1 BA0 A12 A11 A10 A9 A8 A7 A6 A5 A4 A3 A2 A1 A0
0
0
OPERATING MODE
CL
BT
BL
reg. addr
w
w
w
w
Field
BL
Bits
[2:0]
Type1) Description
w
Burst Length
Number of sequential bits per DQ related to one read/write command; see
Chapter 3.2.1.
Note: All other bit combinations are RESERVED.
BT 3
CL [6:4]
001 2
010 4
011 8
Burst Type
See Table 7 for internal address sequence of low order address bits; see
Chapter 3.2.2.
0 Sequential
1 Interleaved
CAS Latency
Number of full clocks from read command to first data valid window; see Chapter 3.2.3.
Note: All other bit combinations are RESERVED.
MODE [12:7]
010 2
011 3
101 1.5
Note: DDR200 components only
110 2.5
Operating Mode
See Chapter 3.2.4.
Note: All other bit combinations are RESERVED.
000000 Normal Operation without DLL Reset
000010 Normal Operation with DLL Reset
1) w = write only register bit
Data Sheet
23
Rev. 1.6, 2004-12