English
Language : 

92HD92 Datasheet, PDF (60/306 Pages) Integrated Device Technology – SINGLE CHIP PC AUDIO SYSTEM
92HD92
SINGLE CHIP PC AUDIO SYSTEM, CODEC+SPEAKER AMPLIFIER+CAPLESS HP+LDO
2.29.2.15. LMTCTRL Register
Control operation of the volume Limiter (Compressor).
This register reset by POR/DAFG/ULR. Writing to NID22h verb 77F will also cause reset
Register Address
0x18
verb F88/788
Bit
Label
7:4 –
3
zerocross
2:1 stepsize
0
limiter_en
Type Default
Description
RO 0
Reserved for future use.
RW 0
1 = only change limiter gain value on zero cross.
RW 0
Gain stepsize when incrementing or decrementing:
0 - 0.75 dB, 1 - 1.5 dB, 2 - 3.0 dB, 3 - 6.0 dB
RW 0
1 = enable limiter (compressor)
2.29.2.16. LMTATKTIME (0x19), LMTHOLDTIME (0x1A), LMTRELTIME (0x1B) Registers
These 8-bit registers set the timer values between incrementing/decrementing the Compressor attenuation values. There is
one register each for Attack, Hold, and Release times, the configuration parameters are the same for all three and are
shown in the table below.
These registers reset by POR/DAFG/ULR. Writing to NID22h verb 77F will also cause reset
Register Address
0x19
LMTATKTIME
verb F89/789
Bit
Label
7
ATK10ms
6:0 LMTAT[6:0]
Type Default
Description
RW 0
1 = value in bits 6:0 is in 10ms units, otherwise 1ms units.
RW 0
Timer value in units of 1 or 10ms.
Register Address
0x1A
LMTHOLDTIME
verb F8A/78A
Bit
Label
7
HOLD10ms
6:0 LMTHT[6:0]
Type Default
Description
RW 0
1 = value in bits 6:0 is in 10ms units, otherwise 1ms units.
RW 0
Timer value in units of 1 or 10ms.
Register Address
0x1B
LMTATKTIME
verb F8B/78B
Bit
Label
7
REL10ms
6:0 LMTRT[6:0]
Type Default
Description
RW 0
1 = value in bits 6:0 is in 10ms units, otherwise 1ms units.
RW 0
Timer value in units of 1 or 10ms.
2.29.2.17. LMTATKTH (0x1D–LO, 0x1C–HI), LMTRELTH (0x1F–LO, 0x1E–HI) Registers
These 16-bit registers set the threshold values. When in attack phase and the Attack Threshold is exceeded the
Compressor attenuation is incremented by stepsize (see LMTCTRL). When in release phase and the Release Threshold is
not exceeded the Compressor attenuation is incremented by stepsize (but not above 0)
These registers reset by POR/DAFG/ULR. Writing to NID22h verb 77F will also cause reset.
Register Address
0x1C
LMTATKTH_HI
verb F8C/78C
Bit
Label
7:0 LATKTH[15:8]
Type Default
Description
RW 7F
8’hFF would equal threshold level of +2.0dB. Each step below
this 8-bit full scale value reduces threshold level by 0.0078 dB.
IDT™ CONFIDENTIAL
60
©2009 INTEGRATED DEVICE TECHNOLOGY, INC.
V 1.1 1/12
92HD92