|
S9S12G128F0MLH Datasheet, PDF (738/1292 Pages) Freescale Semiconductor, Inc – S12 CPU core, Up to 240 Kbyte on-chip flash with ECC | |||
|
◁ |
Timer Module (TIM16B6CV3)
Table 22-5. TTOV Field Descriptions
Note: Writing to unavailable bits has no effect. Reading from unavailable bits return a zero.
Field
Description
5:0
TOV[5:0]
Toggle On Overï¬ow Bits â TOVx toggles output compare pin on overï¬ow. This feature only takes effect when
in output compare mode. When set, it takes precedence over forced output compare
0 Toggle output compare pin on overï¬ow feature disabled.
1 Toggle output compare pin on overï¬ow feature enabled.
22.3.2.6 Timer Control Register 1/Timer Control Register 2 (TCTL1/TCTL2)
Module Base + 0x0008
7
6
5
4
3
2
1
0
R
RESERVED RESERVED RESERVED RESERVED
OM5
OL5
OM4
OL4
W
Reset
0
0
0
0
0
0
0
0
Figure 22-10. Timer Control Register 1 (TCTL1)
Module Base + 0x0009
7
R
OM3
W
6
OL3
5
OM2
4
OL2
3
OM1
2
OL1
1
OM0
0
OL0
Reset
0
0
0
0
0
0
0
0
Figure 22-11. Timer Control Register 2 (TCTL2)
Read: Anytime
Write: Anytime
Table 22-6. TCTL1/TCTL2 Field Descriptions
Note: Writing to unavailable bits has no effect. Reading from unavailable bits return a zero
Field
5:0
OMx
5:0
OLx
Description
Output Mode â These six pairs of control bits are encoded to specify the output action to be taken as a result
of a successful OCx compare. When either OMx or OLx is 1, the pin associated with OCx becomes an output
tied to OCx.
Note: For an output line to be driven by an OCx the OCPDx must be cleared.
Output Level â These sixpairs of control bits are encoded to specify the output action to be taken as a result
of a successful OCx compare. When either OMx or OLx is 1, the pin associated with OCx becomes an output
tied to OCx.
Note: For an output line to be driven by an OCx the OCPDx must be cleared.
MC9S12G Family Reference Manual, Rev.1.23
740
Freescale Semiconductor
|
▷ |