English
Language : 

CC2510FX Datasheet, PDF (100/253 Pages) List of Unclassifed Manufacturers – True System-on-Chip with Low Power RF Transceiver and 8051 MCU
CC2510Fx / CC2511Fx
interrupt mask bit on T1CCTL0.IM,
T1CCTL1.IM, or T1CCTL2.IM, respectively,
is set.
Examples of output compare modes in various
timer modes are given in the following figures.
Edge-aligned PWM output signals can be
generated using the timer modulo mode and
channels 1 and 2 in output compare mode 5 or
6 as shown in Figure 19. The period of the
PWM signal is determined by the setting
T1CC0 and the duty cycle for the channel
output is determined by T1CCn. The timer free-
running mode may also be used. In this case
CLKCON.TICKSPD and the prescaler divider
value T1CTL.DIV set the period of the PWM
signal. The polarity of the PWM signal is
determined by whether output compare mode
5 or 6 is used. PWM output signals can also
be generated using output compare modes 3
and 4 as shown in the same figure, or by using
modulo mode as shown in Figure 19. Using
output compare mode 3 and 4 is preferred for
simple PWM.
Centre-aligned PWM outputs can be
generated when the timer up/down mode is
selected. The channel output compare mode 3
or 4 is selected depending on required polarity
of the PWM signal. The period of the PWM
signal is determined by T1CC0 and the duty
cycle for the channel output is determined by
T1CCn.
In some types of applications, a defined delay
or dead time is required between outputs.
Typically this is required for outputs driving an
H-bridge configuration to avoid uncontrolled
cross-conduction in one side of the H-bridge.
The delay or dead-time can be obtained in the
PWM outputs by using T1CCn as shown in the
following:
Assuming that channel 1 and channel 2 are
used to drive the outputs using timer up/down
mode and the channels use output compare
modes 3 and 4 respectively. If T1CC1 is
greater than T1CC2, then the timer period (in
Timer 1 clock periods) is:
TP = T1CC0 x 2
and the dead time, i.e. the time from when the
channel 1 output goes low until the channel 2
output goes high, (in Timer 1 clock periods) is
given by:
TD = T1CC1 – T1CC2
CC2510Fx/CC2511Fx PRELIMINARY Data Sheet (Rev. 1.2) SWRS055A Page 100 of 252