English
Language : 

STC5455 Datasheet, PDF (46/56 Pages) Connor-Winfield Corporation – Synchronous Clock for SETS
STC5455
Synchronous Clock for SETS
Data sheet
Field_Upgrade_Data, 0x71 (R/W)
Address
Bit7
Bit6
Bit5
Bit4
Bit3
Bit2
Bit1
Bit0
0x71
Field upgrade of firmware configuration data
Writes the firmware configuration data (7600 bytes) to this register one byte at a time to complete data loading.
Only the last written byte can be read from this register, regardless of how many times of reads performed.
Default value: 0
Field_Upgrade_Count, 0x72 (R)
Address
Bit7
Bit6
Bit5
Bit4
Bit3
Bit2
Bit1
Bit0
0x72
Lower 8 bits of byte count for firmware configuration data
0x73
Not used
Higher 5 bits of byte count for firmware configuration data
Reads this register for how many bytes of 7600 bytes firmware configuration data has been loaded through the
register Field_Upgrade_Data.
Default value: 0
Field_Upgrade_Start, 0x74 (W)
Address
Bit7
Bit6
Bit5
Bit4
Bit3
Bit2
0x74
Start field upgrade
Bit1
Bit0
If bit READY of the register Field Upgrade Status is set to 1, user can write three values to this register con-
secutively, with no intervening read/writes from/to other registers to start the process of field upgrade. 7600
bytes firmware configuration data can only start loading after the three values are written successfully.
Write Sequence
First
Second
Third
Bit 7 ~ 0
0x51
0x52
0x53
MCLK_Freq_Reset, 0x7F (R/W)
Register Writes:
Address
Bit7
Bit6
Bit5
Bit4
Bit3
Bit2
Bit1
Bit0
0x7F
External oscillator frequency selection
Select accepted frequency of MCLK input by writing the associated value to this register three times consecu-
tively, with no intervening read/writes from/to other register. The associated values for the four accepted fre-
quency (10MHz, 12.8MHz, 19.2MHz, 20MHz) are as shown in table below. Three times of consecutive writes
Preliminary
Page 46 of 56 TM121
Rev:P1.3
© Copyright the Connor-Winfield Corp. All Rights Reserved Specifications subject to change without notice
Date: October 24, 2011