English
Language : 

AK4646EZ Datasheet, PDF (23/78 Pages) Asahi Kasei Microsystems – Stereo CODEC with MIC/SPK-AMP
[AK4646EZ]
■ PLL Slave Mode (PMPLL bit = “1”, M/S bit = “0”)
A reference clock of PLL is selected among the input clocks to MCKI, BICK or LRCK pin. The required clock for the
AK4646 is generated by an internal PLL circuit. Input frequency is selected by PLL3-0 bits (Table 4).
a) PLL reference clock: MCKI pin
BICK and LRCK inputs should be synchronized with MCKO output. The phase between MCKO and LRCK dose not
matter. MCKO pin outputs the frequency selected by PS1-0 bits (Table 9) and the output is enabled by MCKO bit.
Sampling frequency can be selected by FS3-0 bits (Table 5).
AK4646
MCKI
MCKO
BICK
LRCK
SDTO
SDTI
12MHz, 13.5MHz, 24MHz, 27MHz
DSP or μP
256fs/128fs/64fs/32fs
≥ 32fs
1fs
MCLK
BCLK
LRCK
SDTI
SDTO
Figure 13. PLL Slave Mode 1 (PLL Reference Clock: MCKI pin)
MS0630-E-00
- 23 -
2007/06