English
Language : 

HYB18M1G16 Datasheet, PDF (14/65 Pages) Qimonda AG – 1-Gbit x16 DDR Mobile-RAM
Data Sheet
HY[B/E]18M1G16[0/1]BF
1-Gbit DDR Mobile-RAM
2.2.2
Extended Mode Register
The Extended Mode Register controls additional low power features of the device. These include the Partial Array Self Refresh
(PASR), the Temperature Compensated Self Refresh (TCSR) and the drive strength selection for the DQs. The Extended
Mode Register is programmed via the MODE REGISTER SET command (with BA0 = 0 and BA1 = 1) and will retain the stored
information until it is programmed again or the device loses power.
The Extended Mode Register must be loaded when all banks are idle, and the controller must wait the specified time before
initiating any subsequent operation. Violating either of these requirements result in unspecified operation. Address bits A0 -
A2 specify the Partial Array Self Refresh (PASR) and bits A5 - A6 the Drive Strength, while bits A7 - A12 shall be written to
zero. Bits A3 and A4 are “don’t care” (see below).
Reserved states should not be used, as unknown operation or incompatibility with future versions may result.
Extended Mode Register Definition (BA[1:0] = 10B)
%$ %$ $ $ $ $ $ $ $ $ $ $ $ $ $








'6
7&65
3$65
03%/
Field Bits
DS [6:5]
TCSR [4:3]
PASR [2:0]
Type
w
w
w
Description
Selectable Drive Strength
00B DS Full Drive Strength
01B DS Half Drive Strength
10B DS Quarter Drive Strength
Note: All other bit combinations are RESERVED.
Temperature Compensated Self Refresh
XXB TCSR Superseded by on-chip temperature sensor (see text)
Partial Array Self Refresh
000B PASR all banks
001B PASR half array (BA1 = 0)
010B PASR quarter array (BA1 = BA0 = 0)
101B PASR 1/8 array (BA1 = BA0 = RA12 = 0)
110B PASR 1/16 array (BA1 = BA0 = RA12 = RA11 = 0)
Note: All other bit combinations are RESERVED.
2.2.2.1 Partial Array Self Refresh (PASR)
Partial Array Self Refresh is a power-saving feature specific to DDR Mobile-RAMs. With PASR, self refresh may be restricted
to variable portions of the total array. The selection comprises all four banks (default), two banks, one bank, half of one bank,
and a quarter of one bank. Data written to the non activated memory sections will get lost after a period defined by tREF (cf.
Table 14).
Rev.1.0, 2007-03
14
10242006-Y557-TZXW