English
Language : 

MC9S08GB60 Datasheet, PDF (91/290 Pages) Motorola, Inc – Microcontrollers
Parallel I/O Registers and Control Bits
PTED
PTEPE
PTESE
PTEDD
Bit 7
Read:
PTED7
Write:
Reset: 0
6
PTED6
0
5
PTED5
0
4
PTED4
0
3
PTED3
0
2
PTED2
0
1
PTED1
0
Bit 0
PTED0
0
Read:
PTEPE7 PTEPE6 PTEPE5 PTEPE4 PTEPE3 PTEPE2 PTEPE1 PTEPE0
Write:
Reset: 0
0
0
0
0
0
0
0
Read:
PTESE7 PTESE6 PTESE5 PTESE4 PTESE3 PTESE2 PTESE1 PTESE0
Write:
Reset: 0
0
0
0
0
0
0
0
Read:
PTEDD7 PTEDD6 PTEDD5 PTEDD4 PTEDD3 PTEDD2 PTEDD1 PTEDD0
Write:
Reset: 0
0
0
0
0
0
0
0
Figure 6-13. Port E Registers
PTEDn — Port E Data Register Bit n (n = 0–7)
For port E pins that are inputs, reads return the logic level on the pin. For port E pins that are configured
as outputs, reads return the last value written to this register.
Writes are latched into all bits in this register. For port E pins that are configured as outputs, the logic
level is driven out the corresponding MCU pin.
Reset forces PTED to all 0s, but these 0s are not driven out the corresponding pins because reset also
configures all port pins as high-impedance inputs with pullups disabled.
PTEPEn — Pullup Enable for Port E Bit n (n = 0–7)
For port E pins that are inputs, these read/write control bits determine whether internal pullup devices
are enabled. For port E pins that are configured as outputs, these bits are ignored and the internal pullup
devices are disabled.
1 = Internal pullup device enabled.
0 = Internal pullup device disabled.
PTESEn — Slew Rate Control Enable for Port E Bit n (n = 0–7)
For port E pins that are outputs, these read/write control bits determine whether the slew rate controlled
outputs are enabled. For port E pins that are configured as inputs, these bits are ignored.
1 = Slew rate control enabled.
0 = Slew rate control disabled.
MC9S08GB/GT Data Sheet, Rev. 2.3
Freescale Semiconductor
91