English
Language : 

PIC18F2455_07 Datasheet, PDF (186/430 Pages) Microchip Technology – 28/40/44-Pin, High Performance, Enhanced Flash, USB Microcontrollers with nanoWatt Technology
PIC18F2455/2550/4455/4550
17.8 Oscillator
The USB module has specific clock requirements. For
full-speed operation, the clock source must be 48 MHz.
Even so, the microcontroller core and other peripherals
are not required to run at that clock speed or even from
the same clock source. Available clocking options are
described in detail in Section 2.3 “Oscillator Settings
for USB”.
17.9 USB Firmware and Drivers
Microchip provides a number of application specific
resources, such as USB firmware and driver support.
Refer to www.microchip.com for the latest firmware and
driver support.
TABLE 17-6: REGISTERS ASSOCIATED WITH USB MODULE OPERATION(1)
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Details on
page
INTCON
IPR2
PIR2
PIE2
UCON
UCFG
USTAT
UADDR
UFRML
UFRMH
UIR
UIE
UEIR
UEIE
UEP0
UEP1
UEP2
UEP3
UEP4
UEP5
UEP6
UEP7
UEP8
UEP9
UEP10
UEP11
UEP12
UEP13
UEP14
UEP15
Legend:
Note 1:
GIE/GIEH PEIE/GIEL TMR0IE INT0IE
RBIE
TMR0IF
INT0IF
RBIF
51
OSCFIP
CMIP
USBIP
EEIP
BCLIP
HLVDIP TMR3IP CCP2IP
54
OSCFIF
CMIF
USBIF
EEIF
BCLIF
HLVDIF TMR3IF CCP2IF
54
OSCFIE
CMIE
USBIE
EEIE
BCLIE
HLVDIE TMR3IE CCP2IE
54
—
PPBRST
SE0
PKTDIS USBEN RESUME SUSPND
—
55
UTEYE UOEMON
—
UPUEN UTRDIS
FSEN
PPB1
PPB0
55
—
ENDP3
ENDP2
ENDP1
ENDP0
DIR
PPBI
—
55
—
ADDR6
ADDR5
ADDR4
ADDR3
ADDR2
ADDR1
ADDR0
55
FRM7
FRM6
FRM5
FRM4
FRM3
FRM2
FRM1
FRM0
55
—
—
—
—
—
FRM10
FRM9
FRM8
55
—
SOFIF STALLIF IDLEIF
TRNIF
ACTVIF UERRIF URSTIF
55
—
SOFIE STALLIE IDLEIE
TRNIE
ACTVIE UERRIE URSTIE
55
BTSEF
—
—
BTOEF DFN8EF CRC16EF CRC5EF PIDEF
55
BTSEE
—
—
BTOEE DFN8EE CRC16EE CRC5EE PIDEE
55
—
—
—
EPHSHK EPCONDIS EPOUTEN EPINEN EPSTALL
55
—
—
—
EPHSHK EPCONDIS EPOUTEN EPINEN EPSTALL
55
—
—
—
EPHSHK EPCONDIS EPOUTEN EPINEN EPSTALL
55
—
—
—
EPHSHK EPCONDIS EPOUTEN EPINEN EPSTALL
55
—
—
—
EPHSHK EPCONDIS EPOUTEN EPINEN EPSTALL
55
—
—
—
EPHSHK EPCONDIS EPOUTEN EPINEN EPSTALL
55
—
—
—
EPHSHK EPCONDIS EPOUTEN EPINEN EPSTALL
55
—
—
—
EPHSHK EPCONDIS EPOUTEN EPINEN EPSTALL
55
—
—
—
EPHSHK EPCONDIS EPOUTEN EPINEN EPSTALL
55
—
—
—
EPHSHK EPCONDIS EPOUTEN EPINEN EPSTALL
55
—
—
—
EPHSHK EPCONDIS EPOUTEN EPINEN EPSTALL
55
—
—
—
EPHSHK EPCONDIS EPOUTEN EPINEN EPSTALL
55
—
—
—
EPHSHK EPCONDIS EPOUTEN EPINEN EPSTALL
55
—
—
—
EPHSHK EPCONDIS EPOUTEN EPINEN EPSTALL
55
—
—
—
EPHSHK EPCONDIS EPOUTEN EPINEN EPSTALL
55
—
—
—
EPHSHK EPCONDIS EPOUTEN EPINEN EPSTALL
55
— = unimplemented, read as ‘0’. Shaded cells are not used by the USB module.
This table includes only those hardware mapped SFRs located in Bank 15 of the data memory space. The Buffer
Descriptor registers, which are mapped into Bank 4 and are not true SFRs, are listed separately in Table 17-5.
DS39632D-page 184
Preliminary
© 2007 Microchip Technology Inc.