|
MC9S12P128_10 Datasheet, PDF (70/566 Pages) Freescale Semiconductor, Inc – S12 Microcontrollers | |||
|
◁ |
Port Integration Module (S12PPIMV1)
Address 0x001D
7
6
5
4
3
2
R
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
= Unimplemented or Reserved
1. Read: Always reads 0x00
Write: Unimplemented
Figure 2-11. PIM Reserved Register
Access: User read(1)
1
0
0
0
0
0
2.3.14 IRQ Control Register (IRQCR)
Address 0x001E
7
6
5
4
3
2
R
0
0
0
0
IRQE
IRQEN
W
Reset
0
1
0
0
0
0
= Unimplemented or Reserved
Figure 2-12. IRQ Control Register (IRQCR)
1. Read: See individual bit descriptions below.
Write: See individual bit descriptions below.
Access: User read/write(1)
1
0
0
0
0
0
Table 2-13. IRQCR Register Field Descriptions
Field
7
IRQE
IRQ select edge sensitive onlyâ
Special mode: Read or write anytime.
Normal mode: Read anytime, write once.
Description
6
IRQEN
1 IRQ pin conï¬gured to respond only to falling edges. Falling edges on the IRQ pin will be detected anytime IRQE=1
and will be cleared only upon a reset or the servicing of the IRQ interrupt.
0 IRQ pin conï¬gured for low level recognition
IRQ enableâ
Read or write anytime.
1 IRQ pin is connected to interrupt logic
0 IRQ pin is disconnected from interrupt logic
2.3.15 PIM Reserved Register
This register is reserved for factory testing of the PIM module and is not available in normal operation.
Writing to this register when in special modes can alter the pin functionality.
S12P-Family Reference Manual, Rev. 1.13
70
Freescale Semiconductor
|
▷ |