English
Language : 

MC9328MXL Datasheet, PDF (52/84 Pages) Freescale Semiconductor, Inc – i.MX Integrated Portable System Processor
Specifications
Host Command
NCR cycles
CMD S T Content CRC E Z Z P ****** P S T
Response
Content CRC E Z Z Z
Command response timing (data transfer mode)
CMD S T
Response
NRC cycles
Host Command
Content CRC E Z
******
Z S T Content CRC E Z Z Z
Timing response end to next CMD start (data transfer mode)
Host Command
CMD S T Content CRC E Z
NCC cycles
Host Command
****** Z S T Content CRC E Z Z Z
Timing of command sequences (all modes)
Figure 40. Timing Diagrams at Data Transfer Mode
Figure 41 on page 53 shows basic read operation timing. In a read operation, the sequence starts with a
single block read command (which specifies the start address in the argument field). The response is sent
on the SD_CMD lines as usual. Data transmission from the card starts after the access time delay NAC,
beginning from the last bit of the read command. If the system is in multiple block read mode, the card
sends a continuous flow of data blocks with distance NAC until the card sees a stop transmission command.
The data stops two clock cycles after the end bit of the stop command.
MC9328MXL Advance Information, Rev. 5
52
Freescale Semiconductor