English
Language : 

K20P144M120SF3 Datasheet, PDF (50/80 Pages) Freescale Semiconductor, Inc – K20 Sub-Family Data Sheet
Peripheral operating requirements and behaviors
6.6.1.4 16-bit ADC with PGA characteristics
Table 30. 16-bit ADC with PGA characteristics
Symbol
IDDA_PGA
IDC_PGA
Description
Supply current
Input DC current
Conditions
Low power
(ADC_PGA[PGALPb]=0)
Min.
Typ.1
Max.
Unit
—
420
644
μA
A
Notes
2
3
G
Gain4
BW
PSRR
Input signal
bandwidth
Power supply
rejection ratio
Gain =1, VREFPGA=1.2V,
VCM=0.5V
Gain =64, VREFPGA=1.2V,
VCM=0.1V
• PGAG=0
• PGAG=1
• PGAG=2
• PGAG=3
• PGAG=4
• PGAG=5
• PGAG=6
• 16-bit modes
• < 16-bit modes
Gain=1
—
1.54
—
0.57
0.95
1
1.9
2
3.8
4
7.6
8
15.2
16
30.0
31.6
58.8
63.3
—
—
—
—
—
-84
CMRR Common mode
rejection ratio
• Gain=1
• Gain=64
—
-84
—
-85
VOFS
Input offset
voltage
TGSW
dG/dT
Gain switching
settling time
Gain drift over
temperature
dVOFS/dT Offset drift over
temperature
dG/dVDDA Gain drift over
supply voltage
• Chopping disabled
—
2.4
(ADC_PGA[PGACHPb]
=1)
—
0.2
• Chopping enabled
(ADC_PGA[PGACHPb]
=0)
—
—
• Gain=1
• Gain=64
Gain=1
—
TBD
—
TBD
—
TBD
• Gain=1
• Gain=64
—
TBD
—
TBD
Table continues on the next page...
—
—
1.05
2.1
4.2
8.4
16.6
33.2
67.8
4
40
—
—
—
TBD
—
μA
μA
RAS < 100Ω
kHz
kHz
dB
VDDA= 3V
±100mV,
fVDDA= 50Hz,
60Hz
dB
VCM=
dB
500mVpp,
fVCM= 50Hz,
100Hz
mV Output offset =
mV
VOFS*(Gain+1)
10
µs
5
TBD
TBD
TBD
TBD
TBD
ppm/°C 0 to 50°C
ppm/°C
ppm/°C 0 to 50°C, ADC
Averaging=32
%/V VDDA from 1.71
%/V
to 3.6V
K20 Sub-Family Data Sheet Data Sheet, Rev. 3, 2/2012.
50
Preliminary
Freescale Semiconductor, Inc.