English
Language : 

DS922 Datasheet, PDF (12/77 Pages) Xilinx, Inc – DC and AC Switching Characteristics
Kintex UltraScale+ FPGAs Data Sheet: DC and AC Switching Characteristics
DC Input and Output Levels
Values for VIL and VIH are recommended input voltages. Values for IOL and IOH are guaranteed over the
recommended operating conditions at the VOL and VOH test points. Only selected standards are tested.
These are chosen to ensure that all standards meet their specifications. The selected standards are tested
at a minimum VCCO with the respective VOL and VOH voltage levels shown. Other standards are sample
tested.
Table 9: SelectIO DC Input and Output Levels For HD I/O Banks(1)(2)(3)
I/O
VIL
Standard V, Min V, Max
VIH
V, Min
V, Max
VOL
V, Max
VOH
V, Min
IOL
mA
IOH
mA
HSTL_I
HSTL_I_18
HSUL_12
LVCMOS12
LVCMOS15
LVCMOS18
LVCMOS25
LVCMOS33
LVTTL
–0.300
–0.300
–0.300
–0.300
–0.300
–0.300
–0.300
–0.300
VREF – 0.100 VREF + 0.100
VREF – 0.100 VREF + 0.100
VREF – 0.130 VREF + 0.130
35% VCCO
65% VCCO
35% VCCO
65% VCCO
35% VCCO
65% VCCO
0.700
1.700
0.800
2.000
VCCO + 0.300
VCCO + 0.300
VCCO + 0.300
VCCO + 0.300
VCCO + 0.300
VCCO + 0.300
VCCO + 0.300
3.400
–0.300
0.800
2.000
3.400
0.400
0.400
20% VCCO
0.400
0.450
0.450
0.400
0.400
0.400
VCCO – 0.400
VCCO – 0.400
80% VCCO
VCCO – 0.400
VCCO – 0.450
VCCO – 0.450
VCCO – 0.400
VCCO – 0.400
2.400
8.0
8.0
0.1
Note 4
Note 5
Note 5
Note 5
Note 5
Note 5
–8.0
–8.0
–0.1
Note 4
Note 5
Note 5
Note 5
Note 5
Note 5
SSTL12
SSTL135
SSTL135_II
SSTL15
SSTL15_II
SSTL18_I
SSTL18_II
MIPI_DPHY_
DCI_LP(6)
–0.300
–0.300
–0.300
–0.300
–0.300
–0.300
–0.300
VREF – 0.100 VREF + 0.100
VREF – 0.090 VREF + 0.090
VREF – 0.090 VREF + 0.090
VREF – 0.100 VREF + 0.100
VREF – 0.100 VREF + 0.100
VREF – 0.125 VREF + 0.125
VREF – 0.125 VREF + 0.125
VCCO + 0.300
VCCO + 0.300
VCCO + 0.300
VCCO + 0.300
VCCO + 0.300
VCCO + 0.300
VCCO + 0.300
VCCO/2 – 0.150
VCCO/2 – 0.150
VCCO/2 – 0.150
VCCO/2 – 0.175
VCCO/2 – 0.175
VCCO/2 – 0.470
VCCO/2 – 0.600
VCCO/2 + 0.150
VCCO/2 + 0.150
VCCO/2 + 0.150
VCCO/2 + 0.175
VCCO/2 + 0.175
VCCO/2 + 0.470
VCCO/2 + 0.600
–0.300
0.550
0.880
VCCO + 0.300
0.050
1.100
14.25
8.9
13.0
8.9
13.0
8.0
13.4
0.01
–14.25
–8.9
–13.0
–8.9
–13.0
–8.0
–13.4
–0.01
Notes:
1. Tested according to relevant specifications.
2. Standards specified using the default I/O standard configuration. For details, see the UltraScale Architecture
SelectIO Resources User Guide (UG571).
3. POD10 and POD12 DC input and output levels are shown in Table 11, Table 15, Table 16, and Table 17.
4. Supported drive strengths of 4, 8, or 12 mA in HD I/O banks.
5. Supported drive strengths of 4, 8, 12, or 16 mA in HD I/O banks.
6. Low-power option for MIPI_DPHY_DCI.
DS922 (v1.1) May 9, 2016
Advance Product Specification
www.xilinx.com
Send Feedback
12