English
Language : 

CC430F5125 Datasheet, PDF (100/118 Pages) Texas Instruments – MSP430 SoC With RF Core
CC430F614x
CC430F514x
CC430F512x
ECCN 5E002 TSPA - Technology / Software Publicly Available
SLAS555A – NOVEMBER 2012 – REVISED FEBRUARY 2013
Port P5, P5.1, Input/Output With Schmitt Trigger
to XT1
Pad Logic
www.ti.com
P5REN.1
P5DIR.1
P5OUT.1
Module X OUT
P5SEL.0
XT1BYPASS
P5IN.1
Module X IN
0
1
0
1
EN
D
DVSS 0
DVCC 1
1
P5DS.x
0: Low drive
1: High drive
Bus
Keeper
P5.1/XOUT
PIN NAME (P5.x)
P5.0/XIN
P5.1/XOUT
Table 55. Port P5 (P5.0 and P5.1) Pin Functions
x
FUNCTION
P5DIR.x
CONTROL BITS/SIGNALS(1)
P5SEL.0
P5SEL.1
0 P5.0 (I/O)
XIN crystal mode(2)
XIN bypass mode(2)
I: 0; O: 1
0
X
X
1
X
X
1
X
1 P5.1 (I/O)
I: 0; O: 1
0
X
XOUT crystal mode(3)
X
1
X
P5.1 (I/O)(3)
X
1
X
XT1BYPASS
X
0
1
X
0
1
(1) X = Don't care
(2) Setting P5SEL.0 causes the general-purpose I/O to be disabled. Pending the setting of XT1BYPASS, P5.0 is configured for crystal
mode or bypass mode.
(3) Setting P5SEL.0 causes the general-purpose I/O to be disabled in crystal mode. When using bypass mode, P5.1 can be used as
general-purpose I/O.
100 Submit Documentation Feedback
Copyright © 2012–2013, Texas Instruments Incorporated