English
Language : 

SI5369 Datasheet, PDF (77/84 Pages) Silicon Laboratories – ANY-FREQUENCY PRECISION CLOCK MULTIPLIER/JITTER ATTENUATOR
Si5369
Table 10. Si5369 Pin Descriptions (Continued)
Pin #
Pin Name I/O Signal Level
Description
77
CKOUT3+ O
MULTI Clock Output 3.
78
CKOUT3–
Differential clock output. Output signal format is selected by
SFOUT3_REG register bits. Output is differential for LVPECL,
LVDS, and CML compatible modes. For CMOS format, both
output pins drive identical single-ended clock outputs.
82
CKOUT1– O
MULTI Clock Output 1.
83
CKOUT1+
Differential clock output. Output signal format is selected by
SFOUT1_REG register bits. Output is differential for LVPECL,
LVDS, and CML compatible modes. For CMOS format, both
output pins drive identical single-ended clock outputs.
87
FS_OUT– O
MULTI Frame Sync Output.
88
FS_OUT+
Differential frame sync output or fifth high-speed clock output.
Output signal format is selected by SFOUT_FSYNC_REG reg-
ister bits. Output is differential for LVPECL, LVDS, and CML
compatible modes. For CMOS format, both output pins drive
identical single-ended clock outputs. Duty cycle and active
polarity are controlled by FSYNC_PW and FSYNC_POL bits,
respectively. Detailed operations and timing characteristics for
these pins may be found in the Any-Frequency Precision Clock
Family Reference Manual.
90
CMODE
I
LVCMOS Control Mode.
Selects I2C or SPI control mode for the device.
0 = I2C Control Mode.
1 = SPI Control Mode.
This pin must be tied high or low.
92
CKOUT2+ O
MULTI Clock Output 2.
93
CKOUT2–
Differential clock output. Output signal format is selected by
SFOUT2_REG register bits. Output is differential for LVPECL,
LVDS, and CML compatible modes. For CMOS format, both
output pins drive identical single-ended clock outputs.
97
CKOUT4– O
MULTI Clock Output 4.
98
CKOUT4+
Differential clock output. Output signal format is selected by
SFOUT4_REG register bits. Output is differential for LVPECL,
LVDS, and CML compatible modes. For CMOS format, both
output pins drive identical single-ended clock outputs.
GND PAD GND PAD GND Supply Ground Pad.
The ground pad must provide a low thermal and electrical
impedance to a ground plane.
Note: Internal register names are indicated by underlined italics, e.g., INT_PIN. See Si5369 Register Map.
Rev. 1.0
77