English
Language : 

H8S2117R Datasheet, PDF (760/1024 Pages) Renesas Technology Corp – 16-Bit Single-Chip Microcomputer H8S Family / H8S/2100 Series
Section 22 A/D Converter
22.3.3 A/D Control Register (ADCR)
ADCR enables A/D conversion started by an external trigger signal.
Bit Bit Name Initial Value R/W Description
7 TRGS1 0
R/W Timer Trigger Select 1 and 0
6 TRGS0 0
R/W Enable the start of A/D conversion by a trigger signal.
00: A/D conversion start by external trigger is disabled
01: A/D conversion start by conversion trigger from TPU
10: A/D conversion start by conversion trigger from TMR
11: Setting prohibited
5 SCANE 0
R/W Scan Mode
4 SCANS 0
R/W Select the A/D conversion operating mode.
0X: Single mode
10: Scan mode
Continuous A/D conversion on 1 to 4 channels
11: Scan mode
Continuous A/D conversion on 1 to 8 channels
3 CKS1 0
2 CKS0 0
R/W Clock Select 1 and 0
R/W These bits select the clock (ADCLK)* used in A/D
conversion. Set these bits while the ADST bit in ADCSR is 0,
then set the conversion mode.
00: φ
01: φ/2
10: φ/4
00: φ/8
1 ADSTCLR 0
R/W A/D Start Clear
Sets the automatic clearing of the ADST bit in scan mode.
0: Disables the automatic clearing of the ADST bit in scan
mode
1: Automatically clears the bit when A/D conversion of all of
the selected channels are completed
0
0
R Reserved
This bit is always read as 0 and cannot be modified.
[Legend]
X: Don't care
Note: * Set the clock so that ADCLK ≤ 10 MHz.
Rev. 1.00 Apr. 28, 2008 Page 734 of 994
REJ09B0452-0100