English
Language : 

HYB18T1G400BF_07 Datasheet, PDF (47/74 Pages) Qimonda AG – 1-Gbit Double-Data-Rate-Two SDRAM
Internet Data Sheet
HY[B/I]18T1G[40/80/16]0B[C/F](L/V)
1-Gbit Double-Data-Rate-Two SDRAM
3) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low.
4) The output timing reference voltage level is VTT.
5) tRAS.MAX is calculated from the maximum amount of time a DDR2 device can operate without a refresh command which is equal to 9 x tREFI.
Speed Grade
TABLE 52
Speed Grade Definition Speed Bins for DDR2-400B
DDR2–400B
Unit
Note
QAG Sort Name
–5
CAS-RCD-RP latencies
3–3–3
tCK
Parameter
Symbol
Min.
Max.
—
Clock Frequency
@ CL = 3
tCK
5
8
ns
1)2)3)4)
@ CL = 4
tCK
5
8
ns
1)2)3)4)
@ CL = 5
tCK
5
8
ns
1)2)3)4)
Row Active Time
tRAS
40
70000
ns
1)2)3)4)5)
Row Cycle Time
tRC
55
—
ns
1)2)3)4)
RAS-CAS-Delay
tRCD
15
—
ns
1)2)3)4)
Row Precharge Time
tRP
15
—
ns
1)2)3)4)
1) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew
Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode. Timings are further guaranteed for normal
OCD drive strength (EMRS(1) A1 = 0) under the “Reference Load for Timing Measurements”.
2) The CK/CK input reference level (for timing reference to CK/CK) is the point at which CK and CK cross. The DQS / DQS, RDQS / RDQS,
input reference level is the crosspoint when in differential strobe mode; The input reference level for signals other than CK/CK, DQS / DQS,
RDQS / RDQS is defined.
3) Inputs are not recognized as valid until VREF stabilizes. During the period before VREF stabilizes, CKE = 0.2 x VDDQ is recognized as low.
4) The output timing reference voltage level is VTT.
5) tRAS.MAX is calculated from the maximum amount of time a DDR2 device can operate without a refresh command which is equal to 9 x tREFI.
Rev. 1.3, 2007-07
47
03062006-ZNH8-HURV