English
Language : 

HYB18T1G400BF_07 Datasheet, PDF (35/74 Pages) Qimonda AG – 1-Gbit Double-Data-Rate-Two SDRAM
Internet Data Sheet
HY[B/I]18T1G[40/80/16]0B[C/F](L/V)
1-Gbit Double-Data-Rate-Two SDRAM
96:,1* 0$;
'HOWD7)
)DOOLQJ6OHZ
95()9,/ DF PD[
'HOWD7)
FIGURE 4
Single-ended AC Input Test Conditions Diagram
'HOWD75
9''4
9,+ DF PLQ
9,+ GF PLQ
95()
9,/ GF PD[
9,/ DF PD[
966
5LVLQJ6OHZ
9,+ DF PLQ95()
'HOWD75
03(7
TABLE 36
Differential DC and AC Input and Output Logic Levels
Symbol Parameter
Min.
Max.
Unit Note
VIN(dc)
DC input signal voltage
–0.3
VDDQ + 0.3
—
1)
VID(dc)
DC differential input voltage
0.25
VDDQ + 0.6
—
2)
VID(ac)
AC differential input voltage
0.5
VDDQ + 0.6
V
3)
VIX(ac)
AC differential cross point input voltage 0.5 × VDDQ – 0.175
0.5 × VDDQ + 0.175
V
4)
VOX(ac)
AC differential cross point output voltage 0.5 × VDDQ – 0.125
0.5 × VDDQ + 0.125
V
5)
1) VIN(dc) specifies the allowable DC execution of each input of differential pair such as CK, CK, DQS, DQS etc.
2) VID(dc) specifies the input differential voltage VTR– VCP required for switching. The minimum value is equal to VIH(dc) – VIL(dc).
3) VID(ac) specifies the input differential voltage VTR – VCP required for switching. The minimum value is equal to VIH(ac) – VIL(ac).
4) The value of VIX(ac) is expected to equal 0.5 × VDDQ of the transmitting device and VIX(ac) is expected to track variations in VDDQ. VIX(ac)
indicates the voltage at which differential input signals must cross.
5) The value of VOX(ac) is expected to equal 0.5 × VDDQ of the transmitting device and VOX(ac) is expected to track variations in VDDQ. VOX(ac)
indicates the voltage at which differential input signals must cross.
Rev. 1.3, 2007-07
35
03062006-ZNH8-HURV