English
Language : 

PIC18F2221_1 Datasheet, PDF (166/402 Pages) Microchip Technology – Enhanced Flash Microcontrollers with 10-Bit A/D and nanoWatt Technology
PIC18F2221/2321/4221/4321 FAMILY
TABLE 17-3: REGISTERS ASSOCIATED WITH ECCP1 MODULE AND TIMER1 TO TIMER3
Name
Bit 7
Bit 6
Bit 5
Bit 4
Bit 3
Bit 2
Bit 1
Bit 0
Reset
Values
on page
INTCON
RCON
PIR1
PIE1
IPR1
GIE/GIEH PEIE/GIEL
IPEN SBOREN(1)
PSPIF(2)
ADIF
PSPIE(2)
ADIE
PSPIP(2)
ADIP
TMR0IE
—
RCIF
RCIE
RCIP
INT0IE
RI
TXIF
TXIE
TXIP
RBIE
TMR0IF INT0IF
RBIF
55
TO
PD
POR
BOR
54
SSPIF CCP1IF TMR2IF TMR1IF
58
SSPIE CCP1IE TMR2IE TMR1IE
58
SSPIP CCP1IP TMR2IP TMR1IP
58
PIR2
OSCFIF
CMIF
—
EEIF
BCLIF HLVDIF TMR3IF CCP2IF
58
PIE2
OSCFIE CMIE
—
EEIE
BCLIE HLVDIE TMR3IE CCP2IE
58
IPR2
OSCFIP CMIP
—
EEIP
BCLIP HLVDIP TMR3IP CCP2IP
58
TRISB
PORTB Data Direction Register
58
TRISC
PORTC Data Direction Register
58
TRISD(2) PORTD Data Direction Register
58
TMR1L
Timer1 Register Low Byte
56
TMR1H Timer1 Register High Byte
56
T1CON
RD16
T1RUN T1CKPS1 T1CKPS0 T1OSCEN T1SYNC TMR1CS TMR1ON 56
TMR2
Timer2 Register
56
T2CON
—
T2OUTPS3 T2OUTPS2 T2OUTPS1 T2OUTPS0 TMR2ON T2CKPS1 T2CKPS0 56
PR2
Timer2 Period Register
56
TMR3L
Timer3 Register Low Byte
57
TMR3H Timer3 Register High Byte
57
T3CON
RD16 T3CCP2 T3CKPS1 T3CKPS0 T3CCP1 T3SYNC TMR3CS TMR3ON 57
CCPR1L Capture/Compare/PWM Register 1 Low Byte
57
CCPR1H Capture/Compare/PWM Register 1 High Byte
57
CCP1CON P1M1(2) P1M0(2)
DC1B1
DC1B0 CCP1M3 CCP1M2 CCP1M1 CCP1M0 57
ECCP1AS ECCPASE ECCPAS2 ECCPAS1 ECCPAS0 PSSAC1 PSSAC0 PSSBD1(2) PSSBD0(2) 57
ECCP1DEL PRSEN PDC6(2)
PDC5(2)
PDC4(2)
PDC3(2) PDC2(2) PDC1(2) PDC0(2)
57
Legend:
Note 1:
2:
— = unimplemented, read as ‘0’. Shaded cells are not used during ECCP operation.
The SBOREN bit is only available when the BOREN<1:0> Configuration bits = 01; otherwise, it is disabled and
reads as ‘0’. See Section 5.4 “Brown-out Reset (BOR)”.
These registers and/or bits are unimplemented on 28-pin devices; always maintain these bits clear.
DS39689F-page 166
© 2009 Microchip Technology Inc.