English
Language : 

PD6710 Datasheet, PDF (99/138 Pages) Intel Corporation – ISA-to-PC-Card (PCMCIA) Controllers
ISA-to-PC-Card (PCMCIA) Controllers — PD6710/’22
Standard I/O Card
Interface Signal Name
-IOIS16
(BVD2/)
-SPKR/-LED
-INPACK
-REG
-OE
-WE
DMA-Capable Card Interface
Signal Usage
When Signal Redefinition for DMA Interface
is Effective
-IOIS16 or may be selected as the active-low
DMA request input
-SPKR/-LED or may be selected as the active-
low DMA request input
-INPACK or may be selected as the active-low
DMA request input
-REG during standard cycles, active-high
DACK during DMA read/write cycles
-OE during standard cycles, active-low -TC
during DMA write cycles
-WE during standard cycles, active-low -TC
during DMA read cycles
Extension Control 1 register bits 7-6 = ‘10’
Extension Control 1 register bits 7-6 = ‘11’
Extension Control 1 register bits 7-6 = ‘01’
Only during actual card DMA read or write
cycle
During DMA write cycles (that is, when -REG is
high and -IORD is low)
During DMA read cycles (that is, when -REG is
high and -IOWR is low)
Figure 17. Card DMA Request and Acknowledge Handshake with Terminal Count
PD6722
-IOIS16, -SPKR, or -INPACK
-REG
-OE/-WE
-DREQ
DACKa
-TC
PC Card
-IOIS16, -SPKR, or -INPACK
-REG
-OE/-WE
a A DMA cycle is the DMA acknowledge to the card.
Notice that the DMA acknowledge to the card as -REG high is only active during the actual DMA
read or write card cycle. This means there is no mechanism to deassert DACK to the card: The card
must understand that receiving the first DMA cycle is its DMA acknowledgment.
15.4.2
Configuring the Socket Interface for I/O
For DMA support, bit 5 of the Interrupt and General Control register must be set to ‘1’ to put the
card interface in I/O Card Interface mode.
15.4.3
Preventing Dual Interpretation of DMA Handshake Signals
If the WP/-IOIS16 pin is being used as the DMA request line, the following should be considered:
1. Bit 4 of the Interface Status register is now the level of the DMA request line from the card.
2. Bit 5 of the socket’s two I/O Window Control registers should be set to ‘0’.
If a socket’s BVD2/-SPKR pin is being used as the DMA request line, speaker or LED output from
that socket is not available.
If -INPACK is selected as the DMA request input, then bit 7 of the Misc Control 1 register should
be set to ‘0’ to disable use of this signal as input acknowledge control.
Datasheet
99