English
Language : 

PD6710 Datasheet, PDF (111/138 Pages) Intel Corporation – ISA-to-PC-Card (PCMCIA) Controllers
ISA-to-PC-Card (PCMCIA) Controllers — PD6710/’22
16.4.5.1 PC Card Socket Timing
Table 31. Memory Read/Write Timing (Word Access)
Symbol
Parameter
MIN
MAX
Units
t1
-CE[2:1], -REG, Address, and Write Data setup to Command
active1
(S × Tcp) – 10
ns
t2
Command pulse width2
(C × Tcp) – 10
ns
t3
Address hold and Write Data valid from Command inactive3
(R × Tcp) – 10
ns
t4
-WAIT active from Command active4
(C – 2)Tcp – 10
ns
t5
Command hold from -WAIT inactive
(2 Tcp) + 10
ns
t6
Data valid from -WAIT inactive
Tcp + 10
ns
t7
Data setup before -OE inactive
(2 Tcp) + 10
ns
t8
Data hold after -OE inactive
0
ns
1. The Setup time is determined by the value programmed into the Setup Timing register, index 3Ah/3Dh. Using the Timer Set
0 default value of 01h, the setup time would be 70 ns. S = (Npres × Nval + 1), see “PC Card Bus Timing Calculations” on
page 109.
2. The Command time is determined by the value programmed into the Command Timing register, index 3Bh/3Eh. Using the
Timer Set 0 default value of 06h, the Command time would be 270 ns. C = (Npres × Nval + 1), see page 109.
3. The Recovery time is determined by the value programmed into the Recovery Timing register, index 3Ch/3Fh. Using the
Timer Set 0 default value of 03h, the hold (Recovery) time would be 150 ns. R = (Npres × Nval + 1), see page 109.
4. For typical active timing programmed at 280 ns, maximum -WAIT timing is 190 ns after Command active.
Figure 23. Memory Read/Write Timing
-REG, -CE[2:1],
A[25:0]
t1
t2
t3
-OE, -WE
-WAIT
t4
t5
D[15:0]
Write Cycle
D[15:0]
Read Cycle
t6
t7
t8
Datasheet
111