English
Language : 

NQ41210SL7JE Datasheet, PDF (12/52 Pages) Intel Corporation – Intel® 41210 Serial to Parallel PCI Bridge
41210 Bridge — Datasheet
Table 3.
PCI Interface Pins (Sheet 2 of 2)
Signal
A_PCIXCAP
B_PCIXCAP
A_LOCK#
B_LOCK#
Total
I/O
Description
I
PCI-X Capable: Indicates whether all devices on the PCI bus are PCI-X devices, so that the 41210
Bridge can switch into PCI-X mode. Use an approximately 8.2KΩ resistor to pull to VCC33.
PCI Lock: Indicates an exclusive bus operation and may require multiple transactions to complete.
This signal is an output from the bridge when it is initiating exclusive transactions on PCI. LOCK# is
O ignored when PCI masters are granted the bus. Locked transaction do not propagate upstream.
No External pull-up resistors are required on the system board for these signals.
118
2.4
PCI Bus Interface 64-Bit Extension (Two Interfaces)
Table 4.
PCI Interface Pins: 64-Bit Extensions
Signal
I/O
Description
A_AD[63:32]
B_AD[63:32]
A_C/BE#[7:4]
B_C/BE#[7:4]
A_PAR64
B_PAR64
A_REQ64#
B_REQ64#
A_ACK64#
B_ACK64#
Total
PCI Address/Data: These signals are a multiplexed address and data bus. This bus provides an
I/O
additional 32 bits to the PCI bus. During the data phases of a transaction, the initiator drives the
upper 32 bits of 64-bit write data, or the target drives the upper 32 bits of 64-bit read data, when
REQ64# and ACK64# are both asserted.
Bus Command and Byte enables upper 4 bits: These signals are a multiplexed command field and
byte enable field. For both reads and write transactions, the initiator will drive byte enables for the
I/O AD[63:32] data bits on C/BE7:4] during the data phases when REQ64# and ACK64# are both
asserted.
I/O
PCI interface upper 32 bits parity: This carries the even parity of the 36 bits of AD[63:32] and C/
BE#[7:4] for both address and data phases.
PCI interface request 64-bit transfer: This is asserted by the initiator to indicate that the initiator is
I/O requesting a 64-bit data transfer. It has the same timing as FRAME#. When the 41210 Bridge is
the initiator, this signal is an output. When the 41210 Bridge is the target this signal is an input.
PCI interface acknowledge 64-bit transfer: This is asserted by the target only when REQ64# is
I/O asserted by the initiator, to indicate the target ability to transfer data using 64 bits. It has the same
timing as DEVSEL#.
78
12