English
Language : 

LM3S8962 Datasheet, PDF (561/620 Pages) List of Unclassifed Manufacturers – Microcontroller
LM3S8962 Microcontroller
22
Signal Tables
The following tables list the signals available for each pin. Functionality is enabled by software with
the GPIOAFSEL register.
Important: All multiplexed pins are GPIOs by default, with the exception of the five JTAG pins (PB7
and PC[3:0]) which default to the JTAG functionality.
Table 22-1 on page 561 shows the pin-to-signal-name mapping, including functional characteristics
of the signals. Table 22-2 on page 565 lists the signals in alphabetical order by signal name.
Table 22-3 on page 569 groups the signals by functionality, except for GPIOs. Table 22-4 on page
573 lists the GPIO pins and their alternate functionality.
Table 22-1. Signals by Pin Number
Pin Number
1
2
3
Pin Name
ADC0
ADC1
VDDA
Pin Type
I
I
-
4
GNDA
-
5
ADC2
I
6
ADC3
I
7
LDO
-
8
VDD
-
9
GND
-
10
PD0
I/O
CAN0Rx
I
11
PD1
I/O
CAN0Tx
O
12
PD2
I/O
U1Rx
I
13
PD3
I/O
U1Tx
O
Buffer Type Description
Analog Analog-to-digital converter input 0.
Analog Analog-to-digital converter input 1.
Power
The positive supply (3.3 V) for the analog
circuits (ADC, Analog Comparators, etc.).
These are separated from VDD to minimize
the electrical noise contained on VDD from
affecting the analog functions.
Power
The ground reference for the analog circuits
(ADC, Analog Comparators, etc.). These are
separated from GND to minimize the electrical
noise contained on VDD from affecting the
analog functions.
Analog Analog-to-digital converter input 2.
Analog Analog-to-digital converter input 3.
Power
Low drop-out regulator output voltage. This
pin requires an external capacitor between
the pin and GND of 1 µF or greater. When the
on-chip LDO is used to provide power to the
logic, the LDO pin must also be connected to
the VDD25 pins at the board level in addition
to the decoupling capacitor(s).
Power Positive supply for I/O and some logic.
Power Ground reference for logic and I/O pins.
TTL
GPIO port D bit 0
TTL
CAN module 0 receive
TTL
GPIO port D bit 1
TTL
CAN module 0 transmit
TTL
GPIO port D bit 2
TTL
UART module 1 receive. When in IrDA mode,
this signal has IrDA modulation.
TTL
GPIO port D bit 3
TTL
UART module 1 transmit. When in IrDA mode,
this signal has IrDA modulation.
September 02, 2007
561
Preliminary