English
Language : 

M13L32321A-2G Datasheet, PDF (41/48 Pages) Elite Semiconductor Memory Technology Inc. – Double-data-rate architecture, two data transfers per clock cycle
ESMT
M13L32321A (2G)
Read Interrupted by a Read (@ BL=8, CL=2)
0
1
CLK
CLK
2
3
4
5
6
7
8
9
10
CKE
HIGH
CS
RAS
CAS
BA
A8/AP
ADDR
(A0~A7, A9)
WE
Ca
Cb
DQS
DQ
DM
COMMAND
Qa0 Qa1 Qb0 Qb1 Qb2 Qb3 Qb4 Qb5 Qb6 Qb7
tCCD
READ
READ
: Don’t care
111 0 1B 3 2R. A
Elite Semiconductor Memory Technology Inc.
Publication Date : Oct. 2012
Revision : 1.0
41/48