English
Language : 

MSP430FR5994_17 Datasheet, PDF (51/168 Pages) Texas Instruments – Mixed-Signal Microcontrollers
www.ti.com
MSP430FR5994, MSP430FR59941, MSP430FR5992, MSP430FR5964, MSP430FR5962
SLASE54A – MARCH 2016 – REVISED OCTOBER 2016
Table 5-21 lists the SPI slave mode operating characteristics.
Table 5-21. eUSCI (SPI Slave Mode)
over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)(1)
PARAMETER
tSTE,LEAD STE lead time, STE active to clock
TEST CONDITIONS
VCC
2.2 V
3.0 V
MIN MAX UNIT
45
ns
40
tSTE,LAG STE lag time, Last clock to STE inactive
2.2 V
2
ns
3.0 V
3
tSTE,ACC STE access time, STE active to SOMI data out
2.2 V
3.0 V
45
ns
40
tSTE,DIS
STE disable time, STE inactive to SOMI high
impedance
2.2 V
3.0 V
50
ns
45
tSU,SI
SIMO input data setup time
2.2 V
4
ns
3.0 V
4
tHD,SI
SIMO input data hold time
2.2 V
7
ns
3.0 V
7
tVALID,SO SOMI output data valid time(2)
UCLK edge to SOMI valid,
CL = 20 pF
2.2 V
3.0 V
35
ns
35
tHD,SO
SOMI output data hold time(3)
CL = 20 pF
2.2 V
0
ns
3.0 V
0
(1) fUCxCLK = 1/2tLO/HI with tLO/HI ≥ max(tVALID,MO(Master) + tSU,SI(eUSCI), tSU,MI(Master) + tVALID,SO(eUSCI)).
For the master parameters tSU,MI(Master) and tVALID,MO(Master), see the SPI parameters of the attached slave.
(2) Specifies the time to drive the next valid data to the SOMI output after the output changing UCLK clock edge. See the timing diagrams
in Figure 5-12 and Figure 5-13.
(3) Specifies how long data on the SOMI output is valid after the output changing UCLK clock edge. See the timing diagrams in Figure 5-12
and Figure 5-13.
Copyright © 2016, Texas Instruments Incorporated
Specifications
51
Submit Documentation Feedback
Product Folder Links: MSP430FR5994 MSP430FR59941 MSP430FR5992 MSP430FR5964 MSP430FR5962