English
Language : 

LC89058W-E Datasheet, PDF (31/64 Pages) Sanyo Semicon Device – Digital Audio Interface Receiver
LC89058W-E
10.3.3 Output data switching (SDIN, RDATA)
• RDATA outputs demodulation data when the PLL is locked, and outputs SDIN input data when the PLL is unlocked.
This output is automatically switched according to the PLL locked/unlocked status. For details, see the timing charts
below.
• When SDIN input data is selected, switch to a clock source synchronized to the SDIN data.
• With the RDTSTA setting, the SDIN input data is output to RDATA regardless of the locked/unlocked status of the
PLL.
• With the RDTMUT setting, the RDATA output data can be also muted forcibly.
• Even when the clock source is set to XIN with OCKSEL and RCKSEL, the PLL continues operating as long as the
PLL is not stopped with PLLOPR. At this time, the PLL status is continuously output from RERR unless error output
is forcibly set with RESTA. Moreover, the processed information can be read with the microcontroller interface
regardless of the PLL status.
PLL status
CKST
RERR
RDATA
UNLOCK
CKSTP=0
SDIN data
LOCK
Muted
(a): Lock-in stage
Demodulation data
PLL status
CKST
RERR
RDATA
LOCK
CKSTP=0
Demodulation data
UNLOCK
Muted
(b): Unlock stage
SDIN data
Figure 10.10 Timing Chart of RDATA Output Data Switching
No.A1056-31/64