English
Language : 

HD404818 Datasheet, PDF (14/100 Pages) Hitachi Semiconductor – 16-digit LCD driver
HD404818 Series
0
$000
RAM-mapped registers
63
$03F
64
Memory registers (MR)
$040
80 LCD display area (32 digits) $050
112
$070
Data (144 digits)
$100
Data (464 digits × 2)
V = 0 (bank 0)
V = 1 (bank 1)
959
960
1023
Not used
Stack (64 digits)
$2CF
$3BF
$3C0
$3FF
The data area has two banks:
bank 0 (V = 0) and bank 1 (V = 1)
$100
0
$000
1
Interrupt control bits area
$001
2
$002
3
4 Port mode register A
(PMRA) W
$003
$004
5 Serial mode register
(SMR) W $005
6 Serial data register lower (SRL) R/W $006
7 Serial data register upper (SRU) R/W $007
8 Timer mode register A (TMA) W $008
9 Timer mode register B (TMB) W $009
10 Timer B
11
(TCBL/TLRL) R/W $00A
(TCBU/TLRU) R/W $00B
12 Miscellaneous register (MIS) W $00C
13 Timer mode register C (TMC) W $00D
14 Timer C
15
(TCCL/TCRL) R/W $00E
(TCCU/TCRU) R/W $00F
16
Not used
$010
17
Not used
$011
18 Port mode register B (PMRB) W $012
19 LCD control register
(LCR) W $013
20 LCD mode register
(LMR) W $014
Not used
32
Register flag area
35
Not used
$020
$023
48 Port R0 DCR
49 Port R1 DCR
(DCR0) W
(DCR1) W
$030
$031
50 Port R2 DCR
(DCR2) W $032
51 Port R3 DCR
(DCR3) W $033
Data (464 digits) Data (464 digits)
V = 1 (bank 1)
V = 0 (bank 0)
Not used
$2CF
Note: Do not use any area labelled "Not used".
R: Read only
W: Write only
R/W: Read/write
59 Port D0 –D3DCR
(DCRB) W
60 Port D4 –D7DCR
(DCRC) W
61 Port D8 –D9DCR
(DCRD) W
Not used
$03B
$03C
$03D
63 V register
(V-REG) R/W $03F
10
Timer counter B lower
R Timer load register B lower W $00A
(TCBL)
(TLRL)
11
Timer counter B upper
(TCBU)
R
Timer load register B upper
(TLRU)
W $00B
14
Timer counter C lower
(TCCL)
R
Timer load register C lower
(TCRL)
W $00E
15
Timer counter C upper
(TCCU)
R
Timer load register C upper
(TCRU)
W $00F
Figure 2 RAM Memory Map (1,184-digit × 4-bit)
12