English
Language : 

TC1724 Datasheet, PDF (8/134 Pages) Infineon Technologies AG – 32-Bit Single-Chip Microcontroller
TC1724
Summary of Features
The SAK-TC1724N-192F133HR has the following features:
• High-performance 32-bit super-scalar TriCore V1.3.1 CPU with 4-stage pipeline
– Superior real-time performance
– Strong bit handling
– Fully integrated DSP capabilities
– Single precision Floating Point Unit (FPU)
– 133 MHz operation at full temperature range
• 32-bit Peripheral Control Processor with single cycle instruction (PCP2)
– 8 Kbyte Parameter Memory (PRAM)
– 24 Kbyte Code Memory (CMEM)
– 133 MHz operation at full temperature range
• Multiple on-chip memories
– 1.5 Mbyte Program Flash Memory (PFLASH) with ECC
– 64 Kbyte Data Flash Memory (DFLASH) usable for EEPROM emulation
– 120 Kbyte Data Memory (LDRAM)
– Instruction Cache: up to 8Kbyte (ICACHE, configurable)
– 24 Kbyte Code Scratchpad Memory (SPRAM)
– Data Cache: up to 4 Kbyte (DCACHE, configurable)
– 8 Kbyte Overlay Memory (OVRAM)
– 16 Kbyte BootROM (BROM)
• 16-Channel DMA Controller
• Sophisticated interrupt system with 2 × 255 hardware priority arbitration levels
serviced by CPU or PCP2
• High performing on-chip bus structure
– 64-bit Local Memory Buses between CPU, Flash and Data Memory
– 32-bit System Peripheral Bus (SPB) for on-chip peripheral and functional units
– One bus bridge (LFI Bridge)
• Versatile On-chip Peripheral Units
– Two Asynchronous/Synchronous Serial Channels (ASC) with baud rate generator,
parity, framing and overrun error detection
– Four High-Speed Synchronous Serial Channels (SSC) with programmable data
length and shift direction
– One serial Micro Second Bus interface (MSC) for serial port expansion to external
power devices
– One High-Speed Micro Link interface (MLI) for serial inter-processor
communication
– One MultiCAN Module with 3 CAN nodes and 64 free assignable message objects
for high efficiency data handling via FIFO buffering and gateway data transfer
– One General Purpose Timer Array Module (GPTA) providing a powerful set of
digital signal filtering and timer functionality to realize autonomous and complex
Input/Output management
– Two Capture/Compare Unit 6 (CAPCOM6) kernels
Data Sheet
1-3
V1.2, 2014-06