English
Language : 

TLE75080-EMH Datasheet, PDF (69/80 Pages) Infineon Technologies AG – SPI Driver for Enhanced Relay Control
TLE75080-EMH
10.6.2 Register structure
Serial Peripheral Interface (SPI)
The register banks the digital part have following structure:
Table 16 Register structure - all registers (with the exclusion of PWM_CR0 and PWM_CR1)
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 Default
r = 0 r = 1 ADDR0
w=1 w=0
ADDR1 DATA
XXXXH
Table 17 Register structure - PWM_CR0 and PWM_CR1
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0 Default
r = 0 r = 1 ADDR0
w=1 w=0
DATA
Table 18 summarizes the available registers with their addresing space and size
XXXXH
Table 18 Register addressing space
Register name ADDR0 ADDR1 Size
OUT
n = 7 to 0
0000B 00B
n
Type
r/w
Purpose
Power output control register
bits OUT.OUTn
0B (default) Output is OFF
1B Output is ON
BIM
MAPIN0
n = 7 to 0
0000B 01B
8
r/w Bulb Inrush Mode
bits BIM.OUTn
0B (default) Output latches OFF in case of errors
1B Output restarts automatically in case of errors
0001B 00B
n
r/w Input Mapping (Input Pin 0)
bits MAPIN0.OUTn
0B (default) The output is not connected to the input pin
1B The output is connected to the input pin
Note: Channel 2 has the corresponding bit set to “1” by
default
MAPIN1
n = 7 to 0
0001B 01B
n
r/w Input Mapping (Input Pin 1)
bits MAPIN1.OUTn
0B (default) The output is not connected to the input pin
1B The output is connected to the input pin
Note: Channel 3 has the corresponding bit set to “1” by
default
Data Sheet
69
Rev. 1.0, 2016-06-22