English
Language : 

TLE9260-3QX Datasheet, PDF (35/175 Pages) Infineon Technologies AG – Dedicated Data Sheets are available for the different product variants
TLE9260-3QX
System Features
A wake event due to cyclic sense in SBC Mode will set the respective bit WK1_WU, WK2_WU, or WK3_WU.
During Cyclic Sense, WK_LVL_STAT is updated only with the sampled voltage levels of the WKx pins in SBC
Normal or SBC Stop Mode.
The functionality of the sampling and different scenarios are depicted in Figure 7 to Figure 9. The behavior in SBC
Stop and SBC Sleep Mode is identical except that in Stop Mode INT will be triggered to signal a change of WK
input levels and in SBC Sleep Mode, VCC1 will power-up instead.
HS on
HS switch
Cyclic Sense
Periode
Filter time
tFWK1
On Time
Figure 7 Wake Input Timing
1st sample taken
as reference
Filter time
tFWK1
t
Wake detection possible
on 2nd sample
HS
High
Low
Switch
open
closed
WK
High
Low
INT
High
Low
Filter time
n -1
Learning
Cycle
WKn-1= High
n
WKn= Low
WKn ≠WKn-1
wake event
INT &
WK Bit Set
n+1
WKn+1 = Low
WKn = WKn+1
no wake
n +2
WKn+2= High
WKn+2 ≠WKn+1
wake event
Figure 8 Cyclic Sense Example in SBC Stop Mode, HSx starts “OFF”/LOW, GND based WKx input
Data Sheet
35
Rev. 1.1, 2014-09-26