English
Language : 

S9S12G64F0CLF Datasheet, PDF (179/1292 Pages) Freescale Semiconductor, Inc – Reference Manual and Data Sheet
PAD15
PAD14
PAD13
PAD12
Port Integration Module (S12GPIMV1)
Table 2-16. Port AD Pins AD15-8
• 64/100 LQFP: The unbuffered analog output signal DACU0 of the DAC0 module is mapped to this pin
if the DAC is operating in “unbuffered DAC” mode. If this pin is used with the DAC then the digital I/O
function and pull device are disabled.
• 64/100 LQFP: If routing is inactive (PRR1[PRR1AN]=0) the ADC analog input channel signal AN15
and the related digital trigger input are mapped to this pin. The ADC function has no effect on the
output state. Refer to NOTE/2-180 for input buffer control.
• 64/100 LQFP: Pin interrupts can be generated if enabled in digital input or output mode.
• Signal priority:
64/100 LQFP: DACU0 > GPO
• 64/100 LQFP: The non-inverting analog input signal AMPP0 of the DAC0 module is mapped to this pin
if the DAC is operating in “unbuffered DAC with operational amplifier” or “operational amplifier only”
mode. If this pin is used with the DAC then the digital input buffer is disabled.
• 64/100 LQFP: If routing is inactive (PRR1[PRR1AN]=0) the ADC analog input channel signal AN14
and the related digital trigger input are mapped to this pin. The ADC function has no effect on the
output state. Refer to NOTE/2-180 for input buffer control.
• 64/100 LQFP: Pin interrupts can be generated if enabled in digital input or output mode.
• Signal priority:
64/100 LQFP: GPO
• 64/100 LQFP: The inverting analog input signal AMPM0 of the DAC0 module is mapped to this pin if
the DAC is operating in “unbuffered DAC with operational amplifier” or “operational amplifier only”
mode. If this pin is used with the DAC then the digital input buffer is disabled.
• 64/100 LQFP: If routing is inactive (PRR1[PRR1AN]=0) the ADC analog input channel signal AN13
and the related digital trigger input are mapped to this pin. The ADC function has no effect on the
output state. Refer to NOTE/2-180 for input buffer control.
• 64/100 LQFP: Pin interrupts can be generated if enabled in digital input or output mode.
• Signal priority:
64/100 LQFP: GPO
• 64/100 LQFP: The ADC analog input channel signal AN12 and the related digital trigger input are
mapped to this pin. The ADC function has no effect on the output state. Refer to NOTE/2-180 for input
buffer control.
• 64/100 LQFP: Pin interrupts can be generated if enabled in digital input or output mode.
• Signal priority:
64/100 LQFP: GPO
MC9S12G Family Reference Manual, Rev.1.23
Freescale Semiconductor
181