English
Language : 

F81218 Datasheet, PDF (20/64 Pages) Feature Integration Technology Inc. – ISA/LPC to 6 UART Datasheet
5.2.1.9 MODEM Control Register – Base + 4
Power-on default [7:0] = 0x00h.
Bit
Name
R/W
Description
7:5 Reserved
R/W Return 0 when read.
4
LOOP
R/W 0 : UART in normal condition.
1 : UART is internal loop back
3
OUT2
R/W 0 : All interrupt is disable.
1 : Interrupt is enabled/disabled by IER.
2
OUT1
R/W Read from MSR[6] is loop back mode
1
RTS
R/W 0 : RTS# is forced to logic 1
1 : RTS# is forced to logic 0
0
DTR
R/W 0 : DTR# is forced to logic 1
1 : DTR# is forced to logic 0
F81218
5.2.1.10 Line Status Register – Base + 5
Power-on default [7:0] = 0x60h.
Bit
Name
R/W
Description
7
RCR_ERR
R
0 : No error in the FIFO when FIFO is enabled
1 : Error in the FIFO when FIFO is enabled.
6
TEMT
R
0 : Transmitter is in transmitting.
1 : Transmitter is empty.
5
THRE
R
0 : Transmitter Holding Register is not empty.
1 : Transmitter Holding Register is empty.
4
BI
R
0 : No break condition detected.
1 : A break condition is detected.
3
FE
R
0 : Data received has no frame error.
1 : Data received has frame error.
2
PE
R
0 : Data received has no parity error.
1 : Data received has parity error.
1
OE
R
0 : No overrun condition occur.
1 : A overrun condition occur.
0
DR
R
0 : No data is ready for read.
1 : Data is received .
-15-
August, 2007
V0.33P