English
Language : 

AKD4122A-A Datasheet, PDF (15/37 Pages) Asahi Kasei Microsystems – Evaluation board Rev.0 for AK4122A
[AKD4122A-A]
(5) Setting for Output port (AK4122A PORT3)
(5-1) Slave mode
1. When using DIT function of AK4114 (U14)
When using X’tal (X2) and PORT10 (DIT3), nothing should be connected to PORT9 (DSP3). Please set JP21
(OMCLK) to the “DIT” when MCLK is supplied to the AK4122A. When MCLK frequency is changed, the
value of X’tal (X2) frequency should be changed according to MCLK frequency.
JP19
BICK
JP20
LRCK
JP21
OMCLK
JP25
TST
DIT EXT DIT EXT DIT EXT OMCK TST
• SW4 setting (See Table 19,Table 20,Table 21)
Upper-side is “H” and lower-side is “L”.
SW4 No.
1
2
Name
OCKS
DIF0
ON (“H”)
OFF (“L”)
AK4114 Master Clock Output Setting
Refer to Table 20
AK4114 Audio Format Setting
Refer to Table 21
Table 19. SW4 setting
Mode
0
1
OCKS
0
1
MCKO1
256fs
512fs
X’tal
256fs
512fs
fs
∼ 96kHz
∼ 48kHz
Table 20. AK4114 MCKO1 setting
Default
Mode
0
1
Audio I/F Format
24bit, MSB justified
24bit, I2S Compatible
AK4114
DIF0
0
1
AK4122A
ODIF
0
1
Default
Table 21. AK4114 Audio interface format setting
* ODIF of the AK4122A is set by the register.
<KM099400>
- 15 -
2009/03