English
Language : 

LM3S2276 Datasheet, PDF (159/785 Pages) Texas Instruments – Stellaris® LM3S2276 Microcontroller
Stellaris® LM3S2276 Microcontroller
4.1 Block Diagram
Figure 4-1. JTAG Module Block Diagram
TCK
TMS
TAP Controller
TDI
Instruction Register (IR)
BYPASS Data Register
Boundary Scan Data Register
IDCODE Data Register
ABORT Data Register
DPACC Data Register
APACC Data Register
TDO
Cortex-M3
Debug
Port
4.2 Signal Description
Table 4-1 on page 159 lists the external signals of the JTAG/SWD controller and describes the
function of each. The JTAG/SWD controller signals are alternate functions for some GPIO signals,
however note that the reset state of the pins is for the JTAG/SWD function. The JTAG/SWD controller
signals are under commit protection and require a special process to be configured as GPIOs, see
“Commit Control” on page 354. The column in the table below titled "Pin Assignment" lists the GPIO
pin placement for the JTAG/SWD controller signals. The AFSEL bit in the GPIO Alternate Function
Select (GPIOAFSEL) register (page 368) is set to choose the JTAG/SWD function. For more
information on configuring GPIOs, see “General-Purpose Input/Outputs (GPIOs)” on page 348.
Table 4-1. JTAG_SWD_SWO Signals (64LQFP)
Pin Name
Pin Number Pin Type Buffer Typea Description
SWCLK
52
I
TTL
JTAG/SWD CLK.
SWDIO
51
I/O
TTL
JTAG TMS and SWDIO.
SWO
49
O
TTL
JTAG TDO and SWO.
TCK
52
I
TTL
JTAG/SWD CLK.
TDI
50
I
TTL
JTAG TDI.
TDO
49
O
TTL
JTAG TDO and SWO.
TMS
51
I/O
TTL
JTAG TMS and SWDIO.
a. The TTL designation indicates the pin has TTL-compatible voltage levels.
November 17, 2011
159
Texas Instruments-Production Data