English
Language : 

TC1167 Datasheet, PDF (21/127 Pages) Infineon Technologies AG – 32-Bit Single-Chip Microcontroller
TC1167
– 72 Kbyte Local Data RAM (LDRAM)
– 0 Kbyte Data Cache (DACHE)
• On-chip SRAMs with parity error detection
Introduction
2.2.3.2 High-performance 32-bit Peripheral Control Processor
The PCP is a flexible Peripheral Control Processor optimized for interrupt handling and
thus unloading the CPU.
Features
• Data move between any two memory or I/O locations
• Data move with predefined limit supported
• Read-Modify-Write capabilities
• Full computation capabilities including basic MUL/DIV
• Read/move data and accumulate it to previously read data
• Read two data values and perform arithmetic or logical operation and store result
• Bit-handling capabilities (testing, setting, clearing)
• Flow control instructions (conditional/unconditional jumps, breakpoint)
• Dedicated Interrupt System
• PCP SRAMs with parity error detection
• PCP/FPI clock mode 1:1 and 2:1 available
Integrated PCP related On-Chip Memories
• 16 Kbyte Code Memory (CMEM)
• 8 Kbyte Parameter Memory (PRAM)
2.3
On Chip System Units
The TC1167 micro controller offers several versatile on-chip system peripheral units
such as DMA controller, embedded Flash module, interrupt system and ports.
2.3.1
Flexible Interrupt System
The TC1167 includes a programmable interrupt system with the following features:
Features
• Fast interrupt response
• Hardware arbitration
• Independent interrupt systems for CPU and PCP
• Programmable service request nodes (SRNs)
• Each SRN can be mapped to the CPU or PCP interrupt system
Data Sheet
17
V1.3, 2009-10