English
Language : 

843N001I Datasheet, PDF (4/20 Pages) Integrated Device Technology – Low Voltage, LVCMOS/LVPECL-to-LVPECL/ECL Clock Generator
873991-147 DATA SHEET
TABLE 2. PIN CHARACTERISTICS
Symbol
C
IN
R
PULLDOWN
R
PULLup
Parameter
Input Capacitance
Input Pulldown Resistor
Input Pullup Resistor
Test Conditions
Minimum
Typical
4
51
51
Maximum
Units
pF
kΩ
kΩ
TABLE 3A. SELECT PIN FUNCTION TABLE
FSEL3
0
0
0
0
0
0
0
0
1
1
1
1
1
1
1
1
Inputs
FSEL2 FSEL1
0
0
0
0
0
1
0
1
1
0
1
0
1
1
1
1
0
0
0
0
0
1
0
1
1
0
1
0
1
1
1
1
FSEL0
0
1
0
1
0
1
0
1
0
1
0
1
0
1
0
1
Outputs
QAx QBx QCx
÷2 ÷2 ÷2
÷2 ÷2 ÷4
÷2 ÷4 ÷4
÷2 ÷2 ÷6
÷2 ÷6 ÷6
÷2 ÷4 ÷6
÷2 ÷4 ÷8
÷2 ÷6 ÷8
÷2 ÷2 ÷8
÷2 ÷8 ÷8
÷4 ÷4 ÷6
÷4 ÷6 ÷6
÷4 ÷6 ÷8
÷6 ÷6 ÷8
÷6 ÷8 ÷8
÷8 ÷8 ÷8
TABLE 3B. FEEDBACK CONTROL FUNCTION TABLE
FSEL_FB2
0
0
0
0
1
1
1
1
Inputs
FSEL_FB1
0
0
1
1
0
0
1
1
FSEL_FB0
0
1
0
1
0
1
0
1
Outputs
QFB
÷2
÷4
÷6
÷8
÷8
÷16
÷24
÷32
TABLE 3C. INPUT CONTROL FUNCTION TABLE
Control Input Pin
PLL_EN
VCO_SEL
REF_SEL
MR
SYNC_SEL
Logic 0
Enables PLL
fVCO
Selects CLK/nCLK
---
Selects outputs
Logic 1
Bypasses PLL
fVCO/2
Selects REF_CLK
Resets outputs
Match QC Outputs
REVISION B 8/25/15
4
LOW VOLTAGE, LVCMOS/LVPECL-TO LVPECL/ECL
CLOCK GENERATOR