English
Language : 

LM3S611 Datasheet, PDF (13/409 Pages) List of Unclassifed Manufacturers – Microcontroller
LM3S611 Data Sheet
Register 17: GPTM TimerA (GPTMTAR), offset 0x048 ............................................................................... 184
Register 18: GPTM TimerB (GPTMTBR), offset 0x04C .............................................................................. 185
Watchdog Timer............................................................................................................................ 186
Register 1: Watchdog Load (WDTLOAD), offset 0x000 ............................................................................ 189
Register 2: Watchdog Value (WDTVALUE), offset 0x004 ......................................................................... 190
Register 3: Watchdog Control (WDTCTL), offset 0x008............................................................................ 191
Register 4: Watchdog Interrupt Clear (WDTICR), offset 0x00C ................................................................ 192
Register 5: Watchdog Raw Interrupt Status (WDTRIS), offset 0x010 ....................................................... 193
Register 6: Watchdog Masked Interrupt Status (WDTMIS), offset 0x014.................................................. 194
Register 7: Watchdog Lock (WDTLOCK), offset 0xC00 ............................................................................ 195
Register 8: Watchdog Test (WDTTEST), offset 0x418 .............................................................................. 196
Register 9: Watchdog Peripheral Identification 4 (WDTPeriphID4), offset 0xFD0..................................... 197
Register 10: Watchdog Peripheral Identification 5 (WDTPeriphID5), offset 0xFD4..................................... 198
Register 11: Watchdog Peripheral Identification 6 (WDTPeriphID6), offset 0xFD8..................................... 199
Register 12: Watchdog Peripheral Identification 7 (WDTPeriphID7), offset 0xFDC .................................... 200
Register 13: Watchdog Peripheral Identification 0 (WDTPeriphID0), offset 0xFE0 ..................................... 201
Register 14: Watchdog Peripheral Identification 1 (WDTPeriphID1), offset 0xFE4 ..................................... 202
Register 15: Watchdog Peripheral Identification 2 (WDTPeriphID2), offset 0xFE8 ..................................... 203
Register 16: Watchdog Peripheral Identification 3 (WDTPeriphID3), offset 0xFEC .................................... 204
Register 17: Watchdog PrimeCell Identification 0 (WDTPCellID0), offset 0xFF0........................................ 205
Register 18: Watchdog PrimeCell Identification 1 (WDTPCellID1), offset 0xFF4........................................ 206
Register 19: Watchdog PrimeCell Identification 2 (WDTPCellID2), offset 0xFF8........................................ 207
Register 20: Watchdog PrimeCell Identification 3 (WDTPCellID3 ), offset 0xFFC ...................................... 208
Analog-to-Digital Converter (ADC).............................................................................................. 209
Register 1: ADC Active Sample Sequencer (ADCACTSS), offset 0x000 .................................................. 215
Register 2: ADC Raw Interrupt Status (ADCRIS), offset 0x004................................................................. 216
Register 3: ADC Interrupt Mask (ADCIM), offset 0x008 ............................................................................ 217
Register 4: ADC Interrupt Status and Clear (ADCISC), offset 0x00C........................................................ 218
Register 5: ADC Overflow Status (ADCOSTAT), offset 0x010 .................................................................. 219
Register 6: ADC Event Multiplexer Select (ADCEMUX), offset 0x014 ...................................................... 220
Register 7: ADC Underflow Status (ADCUSTAT), offset 0x018 ................................................................ 221
Register 8: ADC Sample Sequencer Priority (ADCSSPRI), offset 0x020.................................................. 222
Register 9: ADC Processor Sample Sequence Initiate (ADCPSSI), offset 0x028 ..................................... 223
Register 10: ADC Sample Averaging Control (ADCSAC), offset 0x030 ...................................................... 224
Register 11: ADC Sample Sequence Input Multiplexer Select 0 (ADCSSMUX0), offset 0x040.................. 225
Register 12: ADC Sample Sequence Control 0 (ADCSSCTL0), offset 0x044............................................. 227
Register 13: ADC Sample Sequence Result FIFO 0 (ADCSSFIFO0), offset 0x048.................................... 229
Register 14: ADC Sample Sequence FIFO 0 Status (ADCSSFSTAT0), offset 0x04C................................ 230
Register 15: ADC Sample Sequence Input Multiplexer Select 1 (ADCSSMUX1), offset 0x060.................. 231
Register 16: ADC Sample Sequence Control 1 (ADCSSCTL1), offset 0x064............................................. 232
Register 17: ADC Sample Sequence Result FIFO 1 (ADCSSFIFO1), offset 0x068.................................... 232
Register 18: ADC Sample Sequence FIFO 1 Status (ADCSSFSTAT1), offset 0x06C................................ 232
Register 19: ADC Sample Sequence Input Multiplexer Select 2 (ADCSSMUX2), offset 0x080.................. 233
Register 20: ADC Sample Sequence Control 2 (ADCSSCTL2), offset 0x084............................................. 234
Register 21: ADC Sample Sequence Result FIFO 2 (ADCSSFIFO2), offset 0x088.................................... 234
Register 22: ADC Sample Sequence FIFO 2 Status (ADCSSFSTAT2), offset 0x08C................................ 234
Register 23: ADC Sample Sequence Input Multiplexer Select 3 (ADCSSMUX3), offset 0x0A0 ................. 235
Register 24: ADC Sample Sequence Control 3 (ADCSSCTL3), offset 0x0A4 ............................................ 236
April 27, 2007
13
Preliminary