English
Language : 

405GPR Datasheet, PDF (30/57 Pages) Applied Micro Circuits Corporation – Power PC 405GPr Embedded Processor
405GPr – Power PC 405GPr Embedded Processor
Revision 2.04 – September 7, 2007
Data Sheet
Signal Functional Description (Sheet 1 of 8)
Multiplexed signals are shown in brackets following the first signal name assigned to each multiplexed ball.
Notes:
1. Receiver input has hysteresis.
2. Must pull up. See “Pull-Up and Pull-Down Resistors” on page 29 for recommended termination values.
3. Must pull down. See “Pull-Up and Pull-Down Resistors” on page 29 for recommended termination values.
4. If not used, must pull up.
5. If not used, must pull down.
6. Strapping input during reset; pull up or pull down as required.
7. Pull-up may be required. See “External Bus Control Signals” on page 29.
Signal Name
PCI Interface
PCIAD31:0
PCIC3:0[BE3:0]
PCIParity
PCIFrame
PCIIRDY
PCITRDY
PCIStop
PCIDevSel
PCIIDSel
PCISErr
PCIPErr
PCIClk
PCIReset
PCIINT[PerWE]
PCIReq0[Gnt]
PCIReq1:5
Description
I/O
Type
PCI Address/Data Bus. Multiplexed address and data bus.
I/O
PCI bus command and byte enables.
I/O
PCI parity. Parity is even across PCIAD0:31 and PCIC0:3[BE0:3].
PCIParity is valid one cycle after either an address or data phase.
The PCI device that drove PCIAD0:31 is responsible for driving
I/O
PCIParity on the next PCI bus clock.
PCIFrame is driven by the current PCI bus master to indicate the
beginning and duration of a PCI access.
I/O
PCIIRDY is driven by the current PCI bus master. Assertion of
PCIIRDY indicates that the PCI initiator is ready to transfer data.
I/O
The target of the current PCI transaction drives PCITRDY. Assertion
of PCITRDY indicates that the PCI target is ready to transfer data.
I/O
The target of the current PCI transaction can assert PCIStop to
indicate to the requesting PCI master that it wants to end the current I/O
transaction.
PCIDevSel is driven by the target of the current PCI transaction. A
PCI target asserts PCIDevSel when it has decoded an address and I/O
command encoding and claims the transaction.
PCIIDSel is used during configuration cycles to select the PCI slave
interface for configuration.
I
PCISErr is used for reporting address parity errors or catastrophic
failures detected by a PCI target.
I/O
PCIPErr is used for reporting data parity errors on PCI transactions.
PCIPErr is driven active by the device receiving PCIAD0:31,
PCIC0:3[BE0:3], and PCIParity, two PCI clocks following the data in
I/O
which bad parity is detected.
PCIClk is used as the asynchronous PCI clock when in
asynchronous mode. It is unused when the PCI interface is operated I
synchronously with the PLB bus.
PCI specific reset.
O
PCI interrupt. Open-drain output (two states; 0 or open circuit)
or
O
Peripheral write enable. Low when any of the four PerWBE0:3 write
byte enables are low.
Multipurpose signal, used as PCIReq0 when internal arbiter is used,
and as Gnt when external arbiter is used.
I
Used as PCIReq1:5 input when internal arbiter is used.
I
5V tolerant
3.3V PCI
5V tolerant
3.3V PCI
5V tolerant
3.3V PCI
5V tolerant
3.3V PCI
5V tolerant
3.3V PCI
5V tolerant
3.3V PCI
5V tolerant
3.3V PCI
5V tolerant
3.3V PCI
5V tolerant
3.3V PCI
5V tolerant
3.3V PCI
5V tolerant
3.3V PCI
5V tolerant
3.3V PCI
5V tolerant
3.3V PCI
5V tolerant
3.3V PCI
5V tolerant
3.3V PCI
5V tolerant
3.3V PCI
Notes
2
2
2
2
2
2
2
30
AMCC